blob: a8b141aba2bd0cf0020489e2e3c0531c7b306c3b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ilya Yanok0b23fb32009-07-21 19:32:21 +04002/*
3 * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com>
4 * (C) Copyright 2008,2009 Eric Jarrige <eric.jarrige@armadeus.org>
5 * (C) Copyright 2008 Armadeus Systems nc
6 * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
7 * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de>
Ilya Yanok0b23fb32009-07-21 19:32:21 +04008 */
9
10#include <common.h>
Jagan Teki60752ca2016-12-06 00:00:49 +010011#include <dm.h>
Simon Glass9fb625c2019-08-01 09:46:51 -060012#include <env.h>
Alex Kiernan9925f1d2018-04-01 09:22:38 +000013#include <environment.h>
Ilya Yanok0b23fb32009-07-21 19:32:21 +040014#include <malloc.h>
Simon Glasscf92e052015-09-02 17:24:58 -060015#include <memalign.h>
Jagan Teki567173a2016-12-06 00:00:50 +010016#include <miiphy.h>
Ilya Yanok0b23fb32009-07-21 19:32:21 +040017#include <net.h>
Jeroen Hofstee84f64c82014-10-08 22:57:40 +020018#include <netdev.h>
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +020019#include <power/regulator.h>
Ilya Yanok0b23fb32009-07-21 19:32:21 +040020
Jagan Teki567173a2016-12-06 00:00:50 +010021#include <asm/io.h>
22#include <linux/errno.h>
23#include <linux/compiler.h>
24
Ilya Yanok0b23fb32009-07-21 19:32:21 +040025#include <asm/arch/clock.h>
26#include <asm/arch/imx-regs.h>
Stefano Babic552a8482017-06-29 10:16:06 +020027#include <asm/mach-imx/sys_proto.h>
Michael Trimarchiefd0b792018-06-17 15:22:39 +020028#include <asm-generic/gpio.h>
29
30#include "fec_mxc.h"
Ilya Yanok0b23fb32009-07-21 19:32:21 +040031
32DECLARE_GLOBAL_DATA_PTR;
33
Marek Vasutbc1ce152012-08-29 03:49:49 +000034/*
35 * Timeout the transfer after 5 mS. This is usually a bit more, since
36 * the code in the tightloops this timeout is used in adds some overhead.
37 */
38#define FEC_XFER_TIMEOUT 5000
39
Fabio Estevamdb5b7f52014-08-25 13:34:16 -030040/*
41 * The standard 32-byte DMA alignment does not work on mx6solox, which requires
42 * 64-byte alignment in the DMA RX FEC buffer.
43 * Introduce the FEC_DMA_RX_MINALIGN which can cover mx6solox needs and also
44 * satisfies the alignment on other SoCs (32-bytes)
45 */
46#define FEC_DMA_RX_MINALIGN 64
47
Ilya Yanok0b23fb32009-07-21 19:32:21 +040048#ifndef CONFIG_MII
49#error "CONFIG_MII has to be defined!"
50#endif
51
Eric Nelson5c1ad3e2012-03-15 18:33:25 +000052#ifndef CONFIG_FEC_XCV_TYPE
53#define CONFIG_FEC_XCV_TYPE MII100
Marek Vasut392b8502011-09-11 18:05:33 +000054#endif
55
Marek Vasutbe7e87e2011-11-08 23:18:10 +000056/*
57 * The i.MX28 operates with packets in big endian. We need to swap them before
58 * sending and after receiving.
59 */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +000060#ifdef CONFIG_MX28
61#define CONFIG_FEC_MXC_SWAP_PACKET
62#endif
63
64#define RXDESC_PER_CACHELINE (ARCH_DMA_MINALIGN/sizeof(struct fec_bd))
65
66/* Check various alignment issues at compile time */
67#if ((ARCH_DMA_MINALIGN < 16) || (ARCH_DMA_MINALIGN % 16 != 0))
68#error "ARCH_DMA_MINALIGN must be multiple of 16!"
69#endif
70
71#if ((PKTALIGN < ARCH_DMA_MINALIGN) || \
72 (PKTALIGN % ARCH_DMA_MINALIGN != 0))
73#error "PKTALIGN must be multiple of ARCH_DMA_MINALIGN!"
Marek Vasutbe7e87e2011-11-08 23:18:10 +000074#endif
75
Ilya Yanok0b23fb32009-07-21 19:32:21 +040076#undef DEBUG
77
Eric Nelson5c1ad3e2012-03-15 18:33:25 +000078#ifdef CONFIG_FEC_MXC_SWAP_PACKET
Marek Vasutbe7e87e2011-11-08 23:18:10 +000079static void swap_packet(uint32_t *packet, int length)
80{
81 int i;
82
83 for (i = 0; i < DIV_ROUND_UP(length, 4); i++)
84 packet[i] = __swab32(packet[i]);
85}
86#endif
87
Jagan Teki567173a2016-12-06 00:00:50 +010088/* MII-interface related functions */
89static int fec_mdio_read(struct ethernet_regs *eth, uint8_t phyaddr,
90 uint8_t regaddr)
Ilya Yanok0b23fb32009-07-21 19:32:21 +040091{
Ilya Yanok0b23fb32009-07-21 19:32:21 +040092 uint32_t reg; /* convenient holder for the PHY register */
93 uint32_t phy; /* convenient holder for the PHY */
94 uint32_t start;
Troy Kisky13947f42012-02-07 14:08:47 +000095 int val;
Ilya Yanok0b23fb32009-07-21 19:32:21 +040096
97 /*
98 * reading from any PHY's register is done by properly
99 * programming the FEC's MII data register.
100 */
Marek Vasutd133b882011-09-11 18:05:34 +0000101 writel(FEC_IEVENT_MII, &eth->ievent);
Jagan Teki567173a2016-12-06 00:00:50 +0100102 reg = regaddr << FEC_MII_DATA_RA_SHIFT;
103 phy = phyaddr << FEC_MII_DATA_PA_SHIFT;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400104
105 writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA |
Marek Vasutd133b882011-09-11 18:05:34 +0000106 phy | reg, &eth->mii_data);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400107
Jagan Teki567173a2016-12-06 00:00:50 +0100108 /* wait for the related interrupt */
Graeme Russa60d1e52011-07-15 23:31:37 +0000109 start = get_timer(0);
Marek Vasutd133b882011-09-11 18:05:34 +0000110 while (!(readl(&eth->ievent) & FEC_IEVENT_MII)) {
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400111 if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
112 printf("Read MDIO failed...\n");
113 return -1;
114 }
115 }
116
Jagan Teki567173a2016-12-06 00:00:50 +0100117 /* clear mii interrupt bit */
Marek Vasutd133b882011-09-11 18:05:34 +0000118 writel(FEC_IEVENT_MII, &eth->ievent);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400119
Jagan Teki567173a2016-12-06 00:00:50 +0100120 /* it's now safe to read the PHY's register */
Troy Kisky13947f42012-02-07 14:08:47 +0000121 val = (unsigned short)readl(&eth->mii_data);
Jagan Teki567173a2016-12-06 00:00:50 +0100122 debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phyaddr,
123 regaddr, val);
Troy Kisky13947f42012-02-07 14:08:47 +0000124 return val;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400125}
126
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200127static int fec_get_clk_rate(void *udev, int idx)
128{
129#if IS_ENABLED(CONFIG_IMX8)
130 struct fec_priv *fec;
131 struct udevice *dev;
132 int ret;
133
134 dev = udev;
135 if (!dev) {
136 ret = uclass_get_device(UCLASS_ETH, idx, &dev);
137 if (ret < 0) {
138 debug("Can't get FEC udev: %d\n", ret);
139 return ret;
140 }
141 }
142
143 fec = dev_get_priv(dev);
144 if (fec)
145 return fec->clk_rate;
146
147 return -EINVAL;
148#else
149 return imx_get_fecclk();
150#endif
151}
152
Troy Kisky575c5cc2012-10-22 16:40:41 +0000153static void fec_mii_setspeed(struct ethernet_regs *eth)
Stefano Babic4294b242010-02-01 14:51:30 +0100154{
155 /*
156 * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
157 * and do not drop the Preamble.
Måns Rullgård843a3e52015-12-08 15:38:45 +0000158 *
159 * The i.MX28 and i.MX6 types have another field in the MSCR (aka
160 * MII_SPEED) register that defines the MDIO output hold time. Earlier
161 * versions are RAZ there, so just ignore the difference and write the
162 * register always.
163 * The minimal hold time according to IEE802.3 (clause 22) is 10 ns.
164 * HOLDTIME + 1 is the number of clk cycles the fec is holding the
165 * output.
166 * The HOLDTIME bitfield takes values between 0 and 7 (inclusive).
167 * Given that ceil(clkrate / 5000000) <= 64, the calculation for
168 * holdtime cannot result in a value greater than 3.
Stefano Babic4294b242010-02-01 14:51:30 +0100169 */
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200170 u32 pclk;
171 u32 speed;
172 u32 hold;
173 int ret;
174
175 ret = fec_get_clk_rate(NULL, 0);
176 if (ret < 0) {
177 printf("Can't find FEC0 clk rate: %d\n", ret);
178 return;
179 }
180 pclk = ret;
181 speed = DIV_ROUND_UP(pclk, 5000000);
182 hold = DIV_ROUND_UP(pclk, 100000000) - 1;
183
Markus Niebel6ba45cc2014-02-05 10:54:11 +0100184#ifdef FEC_QUIRK_ENET_MAC
185 speed--;
186#endif
Måns Rullgård843a3e52015-12-08 15:38:45 +0000187 writel(speed << 1 | hold << 8, &eth->mii_speed);
Troy Kisky575c5cc2012-10-22 16:40:41 +0000188 debug("%s: mii_speed %08x\n", __func__, readl(&eth->mii_speed));
Stefano Babic4294b242010-02-01 14:51:30 +0100189}
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400190
Jagan Teki567173a2016-12-06 00:00:50 +0100191static int fec_mdio_write(struct ethernet_regs *eth, uint8_t phyaddr,
192 uint8_t regaddr, uint16_t data)
Troy Kisky13947f42012-02-07 14:08:47 +0000193{
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400194 uint32_t reg; /* convenient holder for the PHY register */
195 uint32_t phy; /* convenient holder for the PHY */
196 uint32_t start;
197
Jagan Teki567173a2016-12-06 00:00:50 +0100198 reg = regaddr << FEC_MII_DATA_RA_SHIFT;
199 phy = phyaddr << FEC_MII_DATA_PA_SHIFT;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400200
201 writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
Marek Vasutd133b882011-09-11 18:05:34 +0000202 FEC_MII_DATA_TA | phy | reg | data, &eth->mii_data);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400203
Jagan Teki567173a2016-12-06 00:00:50 +0100204 /* wait for the MII interrupt */
Graeme Russa60d1e52011-07-15 23:31:37 +0000205 start = get_timer(0);
Marek Vasutd133b882011-09-11 18:05:34 +0000206 while (!(readl(&eth->ievent) & FEC_IEVENT_MII)) {
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400207 if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
208 printf("Write MDIO failed...\n");
209 return -1;
210 }
211 }
212
Jagan Teki567173a2016-12-06 00:00:50 +0100213 /* clear MII interrupt bit */
Marek Vasutd133b882011-09-11 18:05:34 +0000214 writel(FEC_IEVENT_MII, &eth->ievent);
Jagan Teki567173a2016-12-06 00:00:50 +0100215 debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phyaddr,
216 regaddr, data);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400217
218 return 0;
219}
220
Jagan Teki567173a2016-12-06 00:00:50 +0100221static int fec_phy_read(struct mii_dev *bus, int phyaddr, int dev_addr,
222 int regaddr)
Troy Kisky13947f42012-02-07 14:08:47 +0000223{
Jagan Teki567173a2016-12-06 00:00:50 +0100224 return fec_mdio_read(bus->priv, phyaddr, regaddr);
Troy Kisky13947f42012-02-07 14:08:47 +0000225}
226
Jagan Teki567173a2016-12-06 00:00:50 +0100227static int fec_phy_write(struct mii_dev *bus, int phyaddr, int dev_addr,
228 int regaddr, u16 data)
Troy Kisky13947f42012-02-07 14:08:47 +0000229{
Jagan Teki567173a2016-12-06 00:00:50 +0100230 return fec_mdio_write(bus->priv, phyaddr, regaddr, data);
Troy Kisky13947f42012-02-07 14:08:47 +0000231}
232
233#ifndef CONFIG_PHYLIB
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400234static int miiphy_restart_aneg(struct eth_device *dev)
235{
Stefano Babicb774fe92012-02-22 00:24:35 +0000236 int ret = 0;
237#if !defined(CONFIG_FEC_MXC_NO_ANEG)
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200238 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Troy Kisky13947f42012-02-07 14:08:47 +0000239 struct ethernet_regs *eth = fec->bus->priv;
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200240
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400241 /*
242 * Wake up from sleep if necessary
243 * Reset PHY, then delay 300ns
244 */
John Rigbycb17b922010-01-25 23:12:55 -0700245#ifdef CONFIG_MX27
Troy Kisky13947f42012-02-07 14:08:47 +0000246 fec_mdio_write(eth, fec->phy_id, MII_DCOUNTER, 0x00FF);
John Rigbycb17b922010-01-25 23:12:55 -0700247#endif
Troy Kisky13947f42012-02-07 14:08:47 +0000248 fec_mdio_write(eth, fec->phy_id, MII_BMCR, BMCR_RESET);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400249 udelay(1000);
250
Jagan Teki567173a2016-12-06 00:00:50 +0100251 /* Set the auto-negotiation advertisement register bits */
Troy Kisky13947f42012-02-07 14:08:47 +0000252 fec_mdio_write(eth, fec->phy_id, MII_ADVERTISE,
Jagan Teki567173a2016-12-06 00:00:50 +0100253 LPA_100FULL | LPA_100HALF | LPA_10FULL |
254 LPA_10HALF | PHY_ANLPAR_PSB_802_3);
Troy Kisky13947f42012-02-07 14:08:47 +0000255 fec_mdio_write(eth, fec->phy_id, MII_BMCR,
Jagan Teki567173a2016-12-06 00:00:50 +0100256 BMCR_ANENABLE | BMCR_ANRESTART);
Marek Vasut2e5f4422011-09-11 18:05:36 +0000257
258 if (fec->mii_postcall)
259 ret = fec->mii_postcall(fec->phy_id);
260
Stefano Babicb774fe92012-02-22 00:24:35 +0000261#endif
Marek Vasut2e5f4422011-09-11 18:05:36 +0000262 return ret;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400263}
264
Hannes Schmelzer07507012016-06-22 12:07:14 +0200265#ifndef CONFIG_FEC_FIXED_SPEED
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400266static int miiphy_wait_aneg(struct eth_device *dev)
267{
268 uint32_t start;
Troy Kisky13947f42012-02-07 14:08:47 +0000269 int status;
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200270 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Troy Kisky13947f42012-02-07 14:08:47 +0000271 struct ethernet_regs *eth = fec->bus->priv;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400272
Jagan Teki567173a2016-12-06 00:00:50 +0100273 /* Wait for AN completion */
Graeme Russa60d1e52011-07-15 23:31:37 +0000274 start = get_timer(0);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400275 do {
276 if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
277 printf("%s: Autonegotiation timeout\n", dev->name);
278 return -1;
279 }
280
Troy Kisky13947f42012-02-07 14:08:47 +0000281 status = fec_mdio_read(eth, fec->phy_id, MII_BMSR);
282 if (status < 0) {
283 printf("%s: Autonegotiation failed. status: %d\n",
Jagan Teki567173a2016-12-06 00:00:50 +0100284 dev->name, status);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400285 return -1;
286 }
Mike Frysinger8ef583a2010-12-23 15:40:12 -0500287 } while (!(status & BMSR_LSTATUS));
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400288
289 return 0;
290}
Hannes Schmelzer07507012016-06-22 12:07:14 +0200291#endif /* CONFIG_FEC_FIXED_SPEED */
Troy Kisky13947f42012-02-07 14:08:47 +0000292#endif
293
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400294static int fec_rx_task_enable(struct fec_priv *fec)
295{
Marek Vasutc0b5a3b2012-08-29 03:49:51 +0000296 writel(FEC_R_DES_ACTIVE_RDAR, &fec->eth->r_des_active);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400297 return 0;
298}
299
300static int fec_rx_task_disable(struct fec_priv *fec)
301{
302 return 0;
303}
304
305static int fec_tx_task_enable(struct fec_priv *fec)
306{
Marek Vasutc0b5a3b2012-08-29 03:49:51 +0000307 writel(FEC_X_DES_ACTIVE_TDAR, &fec->eth->x_des_active);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400308 return 0;
309}
310
311static int fec_tx_task_disable(struct fec_priv *fec)
312{
313 return 0;
314}
315
316/**
317 * Initialize receive task's buffer descriptors
318 * @param[in] fec all we know about the device yet
319 * @param[in] count receive buffer count to be allocated
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000320 * @param[in] dsize desired size of each receive buffer
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400321 * @return 0 on success
322 *
Marek Vasut79e5f272013-10-12 20:36:25 +0200323 * Init all RX descriptors to default values.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400324 */
Marek Vasut79e5f272013-10-12 20:36:25 +0200325static void fec_rbd_init(struct fec_priv *fec, int count, int dsize)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400326{
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000327 uint32_t size;
Ye Lif24e4822018-01-10 13:20:44 +0800328 ulong data;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000329 int i;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400330
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400331 /*
Marek Vasut79e5f272013-10-12 20:36:25 +0200332 * Reload the RX descriptors with default values and wipe
333 * the RX buffers.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400334 */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000335 size = roundup(dsize, ARCH_DMA_MINALIGN);
336 for (i = 0; i < count; i++) {
Ye Lif24e4822018-01-10 13:20:44 +0800337 data = fec->rbd_base[i].data_pointer;
338 memset((void *)data, 0, dsize);
339 flush_dcache_range(data, data + size);
Marek Vasut79e5f272013-10-12 20:36:25 +0200340
341 fec->rbd_base[i].status = FEC_RBD_EMPTY;
342 fec->rbd_base[i].data_length = 0;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000343 }
344
345 /* Mark the last RBD to close the ring. */
Marek Vasut79e5f272013-10-12 20:36:25 +0200346 fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400347 fec->rbd_index = 0;
348
Ye Lif24e4822018-01-10 13:20:44 +0800349 flush_dcache_range((ulong)fec->rbd_base,
350 (ulong)fec->rbd_base + size);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400351}
352
353/**
354 * Initialize transmit task's buffer descriptors
355 * @param[in] fec all we know about the device yet
356 *
357 * Transmit buffers are created externally. We only have to init the BDs here.\n
358 * Note: There is a race condition in the hardware. When only one BD is in
359 * use it must be marked with the WRAP bit to use it for every transmitt.
360 * This bit in combination with the READY bit results into double transmit
361 * of each data buffer. It seems the state machine checks READY earlier then
362 * resetting it after the first transfer.
363 * Using two BDs solves this issue.
364 */
365static void fec_tbd_init(struct fec_priv *fec)
366{
Ye Lif24e4822018-01-10 13:20:44 +0800367 ulong addr = (ulong)fec->tbd_base;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000368 unsigned size = roundup(2 * sizeof(struct fec_bd),
369 ARCH_DMA_MINALIGN);
Marek Vasut79e5f272013-10-12 20:36:25 +0200370
371 memset(fec->tbd_base, 0, size);
372 fec->tbd_base[0].status = 0;
373 fec->tbd_base[1].status = FEC_TBD_WRAP;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400374 fec->tbd_index = 0;
Marek Vasut79e5f272013-10-12 20:36:25 +0200375 flush_dcache_range(addr, addr + size);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400376}
377
378/**
379 * Mark the given read buffer descriptor as free
380 * @param[in] last 1 if this is the last buffer descriptor in the chain, else 0
Jagan Teki567173a2016-12-06 00:00:50 +0100381 * @param[in] prbd buffer descriptor to mark free again
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400382 */
Jagan Teki567173a2016-12-06 00:00:50 +0100383static void fec_rbd_clean(int last, struct fec_bd *prbd)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400384{
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000385 unsigned short flags = FEC_RBD_EMPTY;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400386 if (last)
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000387 flags |= FEC_RBD_WRAP;
Jagan Teki567173a2016-12-06 00:00:50 +0100388 writew(flags, &prbd->status);
389 writew(0, &prbd->data_length);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400390}
391
Jagan Tekif54183e2016-12-06 00:00:48 +0100392static int fec_get_hwaddr(int dev_id, unsigned char *mac)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400393{
Fabio Estevambe252b62011-12-20 05:46:31 +0000394 imx_get_mac_from_fuse(dev_id, mac);
Joe Hershberger0adb5b72015-04-08 01:41:04 -0500395 return !is_valid_ethaddr(mac);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400396}
397
Jagan Teki60752ca2016-12-06 00:00:49 +0100398#ifdef CONFIG_DM_ETH
399static int fecmxc_set_hwaddr(struct udevice *dev)
400#else
Stefano Babic4294b242010-02-01 14:51:30 +0100401static int fec_set_hwaddr(struct eth_device *dev)
Jagan Teki60752ca2016-12-06 00:00:49 +0100402#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400403{
Jagan Teki60752ca2016-12-06 00:00:49 +0100404#ifdef CONFIG_DM_ETH
405 struct fec_priv *fec = dev_get_priv(dev);
406 struct eth_pdata *pdata = dev_get_platdata(dev);
407 uchar *mac = pdata->enetaddr;
408#else
Stefano Babic4294b242010-02-01 14:51:30 +0100409 uchar *mac = dev->enetaddr;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400410 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Jagan Teki60752ca2016-12-06 00:00:49 +0100411#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400412
413 writel(0, &fec->eth->iaddr1);
414 writel(0, &fec->eth->iaddr2);
415 writel(0, &fec->eth->gaddr1);
416 writel(0, &fec->eth->gaddr2);
417
Jagan Teki567173a2016-12-06 00:00:50 +0100418 /* Set physical address */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400419 writel((mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3],
Jagan Teki567173a2016-12-06 00:00:50 +0100420 &fec->eth->paddr1);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400421 writel((mac[4] << 24) + (mac[5] << 16) + 0x8808, &fec->eth->paddr2);
422
423 return 0;
424}
425
Jagan Teki567173a2016-12-06 00:00:50 +0100426/* Do initial configuration of the FEC registers */
Marek Vasuta5990b22012-05-01 11:09:41 +0000427static void fec_reg_setup(struct fec_priv *fec)
428{
429 uint32_t rcntrl;
430
Jagan Teki567173a2016-12-06 00:00:50 +0100431 /* Set interrupt mask register */
Marek Vasuta5990b22012-05-01 11:09:41 +0000432 writel(0x00000000, &fec->eth->imask);
433
Jagan Teki567173a2016-12-06 00:00:50 +0100434 /* Clear FEC-Lite interrupt event register(IEVENT) */
Marek Vasuta5990b22012-05-01 11:09:41 +0000435 writel(0xffffffff, &fec->eth->ievent);
436
Jagan Teki567173a2016-12-06 00:00:50 +0100437 /* Set FEC-Lite receive control register(R_CNTRL): */
Marek Vasuta5990b22012-05-01 11:09:41 +0000438
439 /* Start with frame length = 1518, common for all modes. */
440 rcntrl = PKTSIZE << FEC_RCNTRL_MAX_FL_SHIFT;
benoit.thebaudeau@advans9d2d9242012-07-19 02:12:46 +0000441 if (fec->xcv_type != SEVENWIRE) /* xMII modes */
442 rcntrl |= FEC_RCNTRL_FCE | FEC_RCNTRL_MII_MODE;
443 if (fec->xcv_type == RGMII)
Marek Vasuta5990b22012-05-01 11:09:41 +0000444 rcntrl |= FEC_RCNTRL_RGMII;
445 else if (fec->xcv_type == RMII)
446 rcntrl |= FEC_RCNTRL_RMII;
Marek Vasuta5990b22012-05-01 11:09:41 +0000447
448 writel(rcntrl, &fec->eth->r_cntrl);
449}
450
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400451/**
452 * Start the FEC engine
453 * @param[in] dev Our device to handle
454 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100455#ifdef CONFIG_DM_ETH
456static int fec_open(struct udevice *dev)
457#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400458static int fec_open(struct eth_device *edev)
Jagan Teki60752ca2016-12-06 00:00:49 +0100459#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400460{
Jagan Teki60752ca2016-12-06 00:00:49 +0100461#ifdef CONFIG_DM_ETH
462 struct fec_priv *fec = dev_get_priv(dev);
463#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400464 struct fec_priv *fec = (struct fec_priv *)edev->priv;
Jagan Teki60752ca2016-12-06 00:00:49 +0100465#endif
Troy Kisky28774cb2012-02-07 14:08:46 +0000466 int speed;
Ye Lif24e4822018-01-10 13:20:44 +0800467 ulong addr, size;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000468 int i;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400469
470 debug("fec_open: fec_open(dev)\n");
471 /* full-duplex, heartbeat disabled */
472 writel(1 << 2, &fec->eth->x_cntrl);
473 fec->rbd_index = 0;
474
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000475 /* Invalidate all descriptors */
476 for (i = 0; i < FEC_RBD_NUM - 1; i++)
477 fec_rbd_clean(0, &fec->rbd_base[i]);
478 fec_rbd_clean(1, &fec->rbd_base[i]);
479
480 /* Flush the descriptors into RAM */
481 size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd),
482 ARCH_DMA_MINALIGN);
Ye Lif24e4822018-01-10 13:20:44 +0800483 addr = (ulong)fec->rbd_base;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000484 flush_dcache_range(addr, addr + size);
485
Troy Kisky28774cb2012-02-07 14:08:46 +0000486#ifdef FEC_QUIRK_ENET_MAC
Jason Liu2ef2b952011-12-16 05:17:07 +0000487 /* Enable ENET HW endian SWAP */
488 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_DBSWAP,
Jagan Teki567173a2016-12-06 00:00:50 +0100489 &fec->eth->ecntrl);
Jason Liu2ef2b952011-12-16 05:17:07 +0000490 /* Enable ENET store and forward mode */
491 writel(readl(&fec->eth->x_wmrk) | FEC_X_WMRK_STRFWD,
Jagan Teki567173a2016-12-06 00:00:50 +0100492 &fec->eth->x_wmrk);
Jason Liu2ef2b952011-12-16 05:17:07 +0000493#endif
Jagan Teki567173a2016-12-06 00:00:50 +0100494 /* Enable FEC-Lite controller */
John Rigbycb17b922010-01-25 23:12:55 -0700495 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_ETHER_EN,
Jagan Teki567173a2016-12-06 00:00:50 +0100496 &fec->eth->ecntrl);
497
Fabio Estevam7df51fd2013-09-13 00:36:27 -0300498#if defined(CONFIG_MX25) || defined(CONFIG_MX53) || defined(CONFIG_MX6SL)
John Rigby740d6ae2010-01-25 23:12:57 -0700499 udelay(100);
John Rigby740d6ae2010-01-25 23:12:57 -0700500
Jagan Teki567173a2016-12-06 00:00:50 +0100501 /* setup the MII gasket for RMII mode */
John Rigby740d6ae2010-01-25 23:12:57 -0700502 /* disable the gasket */
503 writew(0, &fec->eth->miigsk_enr);
504
505 /* wait for the gasket to be disabled */
506 while (readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY)
507 udelay(2);
508
509 /* configure gasket for RMII, 50 MHz, no loopback, and no echo */
510 writew(MIIGSK_CFGR_IF_MODE_RMII, &fec->eth->miigsk_cfgr);
511
512 /* re-enable the gasket */
513 writew(MIIGSK_ENR_EN, &fec->eth->miigsk_enr);
514
515 /* wait until MII gasket is ready */
516 int max_loops = 10;
517 while ((readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY) == 0) {
518 if (--max_loops <= 0) {
519 printf("WAIT for MII Gasket ready timed out\n");
520 break;
521 }
522 }
523#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400524
Troy Kisky13947f42012-02-07 14:08:47 +0000525#ifdef CONFIG_PHYLIB
Troy Kisky4dc27ee2012-10-22 16:40:45 +0000526 {
Troy Kisky13947f42012-02-07 14:08:47 +0000527 /* Start up the PHY */
Timur Tabi11af8d62012-07-09 08:52:43 +0000528 int ret = phy_startup(fec->phydev);
529
530 if (ret) {
531 printf("Could not initialize PHY %s\n",
532 fec->phydev->dev->name);
533 return ret;
534 }
Troy Kisky13947f42012-02-07 14:08:47 +0000535 speed = fec->phydev->speed;
Troy Kisky13947f42012-02-07 14:08:47 +0000536 }
Hannes Schmelzer07507012016-06-22 12:07:14 +0200537#elif CONFIG_FEC_FIXED_SPEED
538 speed = CONFIG_FEC_FIXED_SPEED;
Troy Kisky13947f42012-02-07 14:08:47 +0000539#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400540 miiphy_wait_aneg(edev);
Troy Kisky28774cb2012-02-07 14:08:46 +0000541 speed = miiphy_speed(edev->name, fec->phy_id);
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200542 miiphy_duplex(edev->name, fec->phy_id);
Troy Kisky13947f42012-02-07 14:08:47 +0000543#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400544
Troy Kisky28774cb2012-02-07 14:08:46 +0000545#ifdef FEC_QUIRK_ENET_MAC
546 {
547 u32 ecr = readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_SPEED;
Alison Wangbcb6e902013-05-27 22:55:43 +0000548 u32 rcr = readl(&fec->eth->r_cntrl) & ~FEC_RCNTRL_RMII_10T;
Troy Kisky28774cb2012-02-07 14:08:46 +0000549 if (speed == _1000BASET)
550 ecr |= FEC_ECNTRL_SPEED;
551 else if (speed != _100BASET)
552 rcr |= FEC_RCNTRL_RMII_10T;
553 writel(ecr, &fec->eth->ecntrl);
554 writel(rcr, &fec->eth->r_cntrl);
555 }
556#endif
557 debug("%s:Speed=%i\n", __func__, speed);
558
Jagan Teki567173a2016-12-06 00:00:50 +0100559 /* Enable SmartDMA receive task */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400560 fec_rx_task_enable(fec);
561
562 udelay(100000);
563 return 0;
564}
565
Jagan Teki60752ca2016-12-06 00:00:49 +0100566#ifdef CONFIG_DM_ETH
567static int fecmxc_init(struct udevice *dev)
568#else
Jagan Teki567173a2016-12-06 00:00:50 +0100569static int fec_init(struct eth_device *dev, bd_t *bd)
Jagan Teki60752ca2016-12-06 00:00:49 +0100570#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400571{
Jagan Teki60752ca2016-12-06 00:00:49 +0100572#ifdef CONFIG_DM_ETH
573 struct fec_priv *fec = dev_get_priv(dev);
574#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400575 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Jagan Teki60752ca2016-12-06 00:00:49 +0100576#endif
Ye Lif24e4822018-01-10 13:20:44 +0800577 u8 *mib_ptr = (uint8_t *)&fec->eth->rmon_t_drop;
578 u8 *i;
579 ulong addr;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400580
John Rigbye9319f12010-10-13 14:31:08 -0600581 /* Initialize MAC address */
Jagan Teki60752ca2016-12-06 00:00:49 +0100582#ifdef CONFIG_DM_ETH
583 fecmxc_set_hwaddr(dev);
584#else
John Rigbye9319f12010-10-13 14:31:08 -0600585 fec_set_hwaddr(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +0100586#endif
John Rigbye9319f12010-10-13 14:31:08 -0600587
Jagan Teki567173a2016-12-06 00:00:50 +0100588 /* Setup transmit descriptors, there are two in total. */
Marek Vasut79e5f272013-10-12 20:36:25 +0200589 fec_tbd_init(fec);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400590
Marek Vasut79e5f272013-10-12 20:36:25 +0200591 /* Setup receive descriptors. */
592 fec_rbd_init(fec, FEC_RBD_NUM, FEC_MAX_PKT_SIZE);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400593
Marek Vasuta5990b22012-05-01 11:09:41 +0000594 fec_reg_setup(fec);
Marek Vasut9eb37702011-09-11 18:05:31 +0000595
benoit.thebaudeau@advansf41471e2012-07-19 02:12:58 +0000596 if (fec->xcv_type != SEVENWIRE)
Troy Kisky575c5cc2012-10-22 16:40:41 +0000597 fec_mii_setspeed(fec->bus->priv);
Marek Vasut9eb37702011-09-11 18:05:31 +0000598
Jagan Teki567173a2016-12-06 00:00:50 +0100599 /* Set Opcode/Pause Duration Register */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400600 writel(0x00010020, &fec->eth->op_pause); /* FIXME 0xffff0020; */
601 writel(0x2, &fec->eth->x_wmrk);
Jagan Teki567173a2016-12-06 00:00:50 +0100602
603 /* Set multicast address filter */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400604 writel(0x00000000, &fec->eth->gaddr1);
605 writel(0x00000000, &fec->eth->gaddr2);
606
Peng Fan238a53c2018-01-10 13:20:43 +0800607 /* Do not access reserved register */
Peng Fanb5d97e12019-04-15 05:18:33 +0000608 if (!is_mx6ul() && !is_mx6ull() && !is_imx8() && !is_imx8m()) {
Peng Fanfbecbaa2015-08-12 17:46:51 +0800609 /* clear MIB RAM */
610 for (i = mib_ptr; i <= mib_ptr + 0xfc; i += 4)
611 writel(0, i);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400612
Peng Fanfbecbaa2015-08-12 17:46:51 +0800613 /* FIFO receive start register */
614 writel(0x520, &fec->eth->r_fstart);
615 }
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400616
617 /* size and address of each buffer */
618 writel(FEC_MAX_PKT_SIZE, &fec->eth->emrbr);
Ye Lif24e4822018-01-10 13:20:44 +0800619
620 addr = (ulong)fec->tbd_base;
621 writel((uint32_t)addr, &fec->eth->etdsr);
622
623 addr = (ulong)fec->rbd_base;
624 writel((uint32_t)addr, &fec->eth->erdsr);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400625
Troy Kisky13947f42012-02-07 14:08:47 +0000626#ifndef CONFIG_PHYLIB
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400627 if (fec->xcv_type != SEVENWIRE)
628 miiphy_restart_aneg(dev);
Troy Kisky13947f42012-02-07 14:08:47 +0000629#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400630 fec_open(dev);
631 return 0;
632}
633
634/**
635 * Halt the FEC engine
636 * @param[in] dev Our device to handle
637 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100638#ifdef CONFIG_DM_ETH
639static void fecmxc_halt(struct udevice *dev)
640#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400641static void fec_halt(struct eth_device *dev)
Jagan Teki60752ca2016-12-06 00:00:49 +0100642#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400643{
Jagan Teki60752ca2016-12-06 00:00:49 +0100644#ifdef CONFIG_DM_ETH
645 struct fec_priv *fec = dev_get_priv(dev);
646#else
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200647 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Jagan Teki60752ca2016-12-06 00:00:49 +0100648#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400649 int counter = 0xffff;
650
Jagan Teki567173a2016-12-06 00:00:50 +0100651 /* issue graceful stop command to the FEC transmitter if necessary */
John Rigbycb17b922010-01-25 23:12:55 -0700652 writel(FEC_TCNTRL_GTS | readl(&fec->eth->x_cntrl),
Jagan Teki567173a2016-12-06 00:00:50 +0100653 &fec->eth->x_cntrl);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400654
655 debug("eth_halt: wait for stop regs\n");
Jagan Teki567173a2016-12-06 00:00:50 +0100656 /* wait for graceful stop to register */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400657 while ((counter--) && (!(readl(&fec->eth->ievent) & FEC_IEVENT_GRA)))
John Rigbycb17b922010-01-25 23:12:55 -0700658 udelay(1);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400659
Jagan Teki567173a2016-12-06 00:00:50 +0100660 /* Disable SmartDMA tasks */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400661 fec_tx_task_disable(fec);
662 fec_rx_task_disable(fec);
663
664 /*
665 * Disable the Ethernet Controller
666 * Note: this will also reset the BD index counter!
667 */
John Rigby740d6ae2010-01-25 23:12:57 -0700668 writel(readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_ETHER_EN,
Jagan Teki567173a2016-12-06 00:00:50 +0100669 &fec->eth->ecntrl);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400670 fec->rbd_index = 0;
671 fec->tbd_index = 0;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400672 debug("eth_halt: done\n");
673}
674
675/**
676 * Transmit one frame
677 * @param[in] dev Our ethernet device to handle
678 * @param[in] packet Pointer to the data to be transmitted
679 * @param[in] length Data count in bytes
680 * @return 0 on success
681 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100682#ifdef CONFIG_DM_ETH
683static int fecmxc_send(struct udevice *dev, void *packet, int length)
684#else
Joe Hershberger442dac42012-05-21 14:45:27 +0000685static int fec_send(struct eth_device *dev, void *packet, int length)
Jagan Teki60752ca2016-12-06 00:00:49 +0100686#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400687{
688 unsigned int status;
Ye Lif24e4822018-01-10 13:20:44 +0800689 u32 size;
690 ulong addr, end;
Marek Vasutbc1ce152012-08-29 03:49:49 +0000691 int timeout = FEC_XFER_TIMEOUT;
692 int ret = 0;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400693
694 /*
695 * This routine transmits one frame. This routine only accepts
696 * 6-byte Ethernet addresses.
697 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100698#ifdef CONFIG_DM_ETH
699 struct fec_priv *fec = dev_get_priv(dev);
700#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400701 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Jagan Teki60752ca2016-12-06 00:00:49 +0100702#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400703
704 /*
705 * Check for valid length of data.
706 */
707 if ((length > 1500) || (length <= 0)) {
Stefano Babic4294b242010-02-01 14:51:30 +0100708 printf("Payload (%d) too large\n", length);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400709 return -1;
710 }
711
712 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000713 * Setup the transmit buffer. We are always using the first buffer for
714 * transmission, the second will be empty and only used to stop the DMA
715 * engine. We also flush the packet to RAM here to avoid cache trouble.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400716 */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000717#ifdef CONFIG_FEC_MXC_SWAP_PACKET
Marek Vasutbe7e87e2011-11-08 23:18:10 +0000718 swap_packet((uint32_t *)packet, length);
719#endif
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000720
Ye Lif24e4822018-01-10 13:20:44 +0800721 addr = (ulong)packet;
Marek Vasutefe24d22012-08-26 10:19:21 +0000722 end = roundup(addr + length, ARCH_DMA_MINALIGN);
723 addr &= ~(ARCH_DMA_MINALIGN - 1);
724 flush_dcache_range(addr, end);
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000725
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400726 writew(length, &fec->tbd_base[fec->tbd_index].data_length);
Ye Lif24e4822018-01-10 13:20:44 +0800727 writel((uint32_t)addr, &fec->tbd_base[fec->tbd_index].data_pointer);
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000728
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400729 /*
730 * update BD's status now
731 * This block:
732 * - is always the last in a chain (means no chain)
733 * - should transmitt the CRC
734 * - might be the last BD in the list, so the address counter should
735 * wrap (-> keep the WRAP flag)
736 */
737 status = readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_WRAP;
738 status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
739 writew(status, &fec->tbd_base[fec->tbd_index].status);
740
741 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000742 * Flush data cache. This code flushes both TX descriptors to RAM.
743 * After this code, the descriptors will be safely in RAM and we
744 * can start DMA.
745 */
746 size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
Ye Lif24e4822018-01-10 13:20:44 +0800747 addr = (ulong)fec->tbd_base;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000748 flush_dcache_range(addr, addr + size);
749
750 /*
Marek Vasutab94cd42013-07-12 01:03:04 +0200751 * Below we read the DMA descriptor's last four bytes back from the
752 * DRAM. This is important in order to make sure that all WRITE
753 * operations on the bus that were triggered by previous cache FLUSH
754 * have completed.
755 *
756 * Otherwise, on MX28, it is possible to observe a corruption of the
757 * DMA descriptors. Please refer to schematic "Figure 1-2" in MX28RM
758 * for the bus structure of MX28. The scenario is as follows:
759 *
760 * 1) ARM core triggers a series of WRITEs on the AHB_ARB2 bus going
761 * to DRAM due to flush_dcache_range()
762 * 2) ARM core writes the FEC registers via AHB_ARB2
763 * 3) FEC DMA starts reading/writing from/to DRAM via AHB_ARB3
764 *
765 * Note that 2) does sometimes finish before 1) due to reordering of
766 * WRITE accesses on the AHB bus, therefore triggering 3) before the
767 * DMA descriptor is fully written into DRAM. This results in occasional
768 * corruption of the DMA descriptor.
769 */
770 readl(addr + size - 4);
771
Jagan Teki567173a2016-12-06 00:00:50 +0100772 /* Enable SmartDMA transmit task */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400773 fec_tx_task_enable(fec);
774
775 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000776 * Wait until frame is sent. On each turn of the wait cycle, we must
777 * invalidate data cache to see what's really in RAM. Also, we need
778 * barrier here.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400779 */
Marek Vasut67449092012-08-29 03:49:50 +0000780 while (--timeout) {
Marek Vasutc0b5a3b2012-08-29 03:49:51 +0000781 if (!(readl(&fec->eth->x_des_active) & FEC_X_DES_ACTIVE_TDAR))
Marek Vasutbc1ce152012-08-29 03:49:49 +0000782 break;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400783 }
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000784
Fabio Estevamf5992882014-08-25 13:34:17 -0300785 if (!timeout) {
786 ret = -EINVAL;
787 goto out;
788 }
789
790 /*
791 * The TDAR bit is cleared when the descriptors are all out from TX
792 * but on mx6solox we noticed that the READY bit is still not cleared
793 * right after TDAR.
794 * These are two distinct signals, and in IC simulation, we found that
795 * TDAR always gets cleared prior than the READY bit of last BD becomes
796 * cleared.
797 * In mx6solox, we use a later version of FEC IP. It looks like that
798 * this intrinsic behaviour of TDAR bit has changed in this newer FEC
799 * version.
800 *
801 * Fix this by polling the READY bit of BD after the TDAR polling,
802 * which covers the mx6solox case and does not harm the other SoCs.
803 */
804 timeout = FEC_XFER_TIMEOUT;
805 while (--timeout) {
806 invalidate_dcache_range(addr, addr + size);
807 if (!(readw(&fec->tbd_base[fec->tbd_index].status) &
808 FEC_TBD_READY))
809 break;
810 }
811
Marek Vasut67449092012-08-29 03:49:50 +0000812 if (!timeout)
813 ret = -EINVAL;
814
Fabio Estevamf5992882014-08-25 13:34:17 -0300815out:
Marek Vasut67449092012-08-29 03:49:50 +0000816 debug("fec_send: status 0x%x index %d ret %i\n",
Jagan Teki567173a2016-12-06 00:00:50 +0100817 readw(&fec->tbd_base[fec->tbd_index].status),
818 fec->tbd_index, ret);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400819 /* for next transmission use the other buffer */
820 if (fec->tbd_index)
821 fec->tbd_index = 0;
822 else
823 fec->tbd_index = 1;
824
Marek Vasutbc1ce152012-08-29 03:49:49 +0000825 return ret;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400826}
827
828/**
829 * Pull one frame from the card
830 * @param[in] dev Our ethernet device to handle
831 * @return Length of packet read
832 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100833#ifdef CONFIG_DM_ETH
834static int fecmxc_recv(struct udevice *dev, int flags, uchar **packetp)
835#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400836static int fec_recv(struct eth_device *dev)
Jagan Teki60752ca2016-12-06 00:00:49 +0100837#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400838{
Jagan Teki60752ca2016-12-06 00:00:49 +0100839#ifdef CONFIG_DM_ETH
840 struct fec_priv *fec = dev_get_priv(dev);
841#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400842 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Jagan Teki60752ca2016-12-06 00:00:49 +0100843#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400844 struct fec_bd *rbd = &fec->rbd_base[fec->rbd_index];
845 unsigned long ievent;
846 int frame_length, len = 0;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400847 uint16_t bd_status;
Ye Lif24e4822018-01-10 13:20:44 +0800848 ulong addr, size, end;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000849 int i;
Ye Li07763ac2018-03-28 20:54:11 +0800850
851#ifdef CONFIG_DM_ETH
852 *packetp = memalign(ARCH_DMA_MINALIGN, FEC_MAX_PKT_SIZE);
853 if (*packetp == 0) {
854 printf("%s: error allocating packetp\n", __func__);
855 return -ENOMEM;
856 }
857#else
Fabio Estevamfd37f192013-09-17 23:13:10 -0300858 ALLOC_CACHE_ALIGN_BUFFER(uchar, buff, FEC_MAX_PKT_SIZE);
Ye Li07763ac2018-03-28 20:54:11 +0800859#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400860
Jagan Teki567173a2016-12-06 00:00:50 +0100861 /* Check if any critical events have happened */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400862 ievent = readl(&fec->eth->ievent);
863 writel(ievent, &fec->eth->ievent);
Marek Vasuteda959f2011-10-24 23:40:03 +0000864 debug("fec_recv: ievent 0x%lx\n", ievent);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400865 if (ievent & FEC_IEVENT_BABR) {
Jagan Teki60752ca2016-12-06 00:00:49 +0100866#ifdef CONFIG_DM_ETH
867 fecmxc_halt(dev);
868 fecmxc_init(dev);
869#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400870 fec_halt(dev);
871 fec_init(dev, fec->bd);
Jagan Teki60752ca2016-12-06 00:00:49 +0100872#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400873 printf("some error: 0x%08lx\n", ievent);
874 return 0;
875 }
876 if (ievent & FEC_IEVENT_HBERR) {
877 /* Heartbeat error */
878 writel(0x00000001 | readl(&fec->eth->x_cntrl),
Jagan Teki567173a2016-12-06 00:00:50 +0100879 &fec->eth->x_cntrl);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400880 }
881 if (ievent & FEC_IEVENT_GRA) {
882 /* Graceful stop complete */
883 if (readl(&fec->eth->x_cntrl) & 0x00000001) {
Jagan Teki60752ca2016-12-06 00:00:49 +0100884#ifdef CONFIG_DM_ETH
885 fecmxc_halt(dev);
886#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400887 fec_halt(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +0100888#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400889 writel(~0x00000001 & readl(&fec->eth->x_cntrl),
Jagan Teki567173a2016-12-06 00:00:50 +0100890 &fec->eth->x_cntrl);
Jagan Teki60752ca2016-12-06 00:00:49 +0100891#ifdef CONFIG_DM_ETH
892 fecmxc_init(dev);
893#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400894 fec_init(dev, fec->bd);
Jagan Teki60752ca2016-12-06 00:00:49 +0100895#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400896 }
897 }
898
899 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000900 * Read the buffer status. Before the status can be read, the data cache
901 * must be invalidated, because the data in RAM might have been changed
902 * by DMA. The descriptors are properly aligned to cachelines so there's
903 * no need to worry they'd overlap.
904 *
905 * WARNING: By invalidating the descriptor here, we also invalidate
906 * the descriptors surrounding this one. Therefore we can NOT change the
907 * contents of this descriptor nor the surrounding ones. The problem is
908 * that in order to mark the descriptor as processed, we need to change
909 * the descriptor. The solution is to mark the whole cache line when all
910 * descriptors in the cache line are processed.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400911 */
Ye Lif24e4822018-01-10 13:20:44 +0800912 addr = (ulong)rbd;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000913 addr &= ~(ARCH_DMA_MINALIGN - 1);
914 size = roundup(sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
915 invalidate_dcache_range(addr, addr + size);
916
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400917 bd_status = readw(&rbd->status);
918 debug("fec_recv: status 0x%x\n", bd_status);
919
920 if (!(bd_status & FEC_RBD_EMPTY)) {
921 if ((bd_status & FEC_RBD_LAST) && !(bd_status & FEC_RBD_ERR) &&
Jagan Teki567173a2016-12-06 00:00:50 +0100922 ((readw(&rbd->data_length) - 4) > 14)) {
923 /* Get buffer address and size */
Albert ARIBAUD \(3ADEV\)b1895842015-06-19 14:18:27 +0200924 addr = readl(&rbd->data_pointer);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400925 frame_length = readw(&rbd->data_length) - 4;
Jagan Teki567173a2016-12-06 00:00:50 +0100926 /* Invalidate data cache over the buffer */
Marek Vasutefe24d22012-08-26 10:19:21 +0000927 end = roundup(addr + frame_length, ARCH_DMA_MINALIGN);
928 addr &= ~(ARCH_DMA_MINALIGN - 1);
929 invalidate_dcache_range(addr, end);
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000930
Jagan Teki567173a2016-12-06 00:00:50 +0100931 /* Fill the buffer and pass it to upper layers */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000932#ifdef CONFIG_FEC_MXC_SWAP_PACKET
Albert ARIBAUD \(3ADEV\)b1895842015-06-19 14:18:27 +0200933 swap_packet((uint32_t *)addr, frame_length);
Marek Vasutbe7e87e2011-11-08 23:18:10 +0000934#endif
Ye Li07763ac2018-03-28 20:54:11 +0800935
936#ifdef CONFIG_DM_ETH
937 memcpy(*packetp, (char *)addr, frame_length);
938#else
Albert ARIBAUD \(3ADEV\)b1895842015-06-19 14:18:27 +0200939 memcpy(buff, (char *)addr, frame_length);
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500940 net_process_received_packet(buff, frame_length);
Ye Li07763ac2018-03-28 20:54:11 +0800941#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400942 len = frame_length;
943 } else {
944 if (bd_status & FEC_RBD_ERR)
Ye Lif24e4822018-01-10 13:20:44 +0800945 debug("error frame: 0x%08lx 0x%08x\n",
946 addr, bd_status);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400947 }
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000948
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400949 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000950 * Free the current buffer, restart the engine and move forward
951 * to the next buffer. Here we check if the whole cacheline of
952 * descriptors was already processed and if so, we mark it free
953 * as whole.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400954 */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000955 size = RXDESC_PER_CACHELINE - 1;
956 if ((fec->rbd_index & size) == size) {
957 i = fec->rbd_index - size;
Ye Lif24e4822018-01-10 13:20:44 +0800958 addr = (ulong)&fec->rbd_base[i];
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000959 for (; i <= fec->rbd_index ; i++) {
960 fec_rbd_clean(i == (FEC_RBD_NUM - 1),
961 &fec->rbd_base[i]);
962 }
963 flush_dcache_range(addr,
Jagan Teki567173a2016-12-06 00:00:50 +0100964 addr + ARCH_DMA_MINALIGN);
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000965 }
966
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400967 fec_rx_task_enable(fec);
968 fec->rbd_index = (fec->rbd_index + 1) % FEC_RBD_NUM;
969 }
970 debug("fec_recv: stop\n");
971
972 return len;
973}
974
Troy Kiskyef8e3a32012-10-22 16:40:44 +0000975static void fec_set_dev_name(char *dest, int dev_id)
976{
977 sprintf(dest, (dev_id == -1) ? "FEC" : "FEC%i", dev_id);
978}
979
Marek Vasut79e5f272013-10-12 20:36:25 +0200980static int fec_alloc_descs(struct fec_priv *fec)
981{
982 unsigned int size;
983 int i;
984 uint8_t *data;
Ye Lif24e4822018-01-10 13:20:44 +0800985 ulong addr;
Marek Vasut79e5f272013-10-12 20:36:25 +0200986
987 /* Allocate TX descriptors. */
988 size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
989 fec->tbd_base = memalign(ARCH_DMA_MINALIGN, size);
990 if (!fec->tbd_base)
991 goto err_tx;
992
993 /* Allocate RX descriptors. */
994 size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
995 fec->rbd_base = memalign(ARCH_DMA_MINALIGN, size);
996 if (!fec->rbd_base)
997 goto err_rx;
998
999 memset(fec->rbd_base, 0, size);
1000
1001 /* Allocate RX buffers. */
1002
1003 /* Maximum RX buffer size. */
Fabio Estevamdb5b7f52014-08-25 13:34:16 -03001004 size = roundup(FEC_MAX_PKT_SIZE, FEC_DMA_RX_MINALIGN);
Marek Vasut79e5f272013-10-12 20:36:25 +02001005 for (i = 0; i < FEC_RBD_NUM; i++) {
Fabio Estevamdb5b7f52014-08-25 13:34:16 -03001006 data = memalign(FEC_DMA_RX_MINALIGN, size);
Marek Vasut79e5f272013-10-12 20:36:25 +02001007 if (!data) {
1008 printf("%s: error allocating rxbuf %d\n", __func__, i);
1009 goto err_ring;
1010 }
1011
1012 memset(data, 0, size);
1013
Ye Lif24e4822018-01-10 13:20:44 +08001014 addr = (ulong)data;
1015 fec->rbd_base[i].data_pointer = (uint32_t)addr;
Marek Vasut79e5f272013-10-12 20:36:25 +02001016 fec->rbd_base[i].status = FEC_RBD_EMPTY;
1017 fec->rbd_base[i].data_length = 0;
1018 /* Flush the buffer to memory. */
Ye Lif24e4822018-01-10 13:20:44 +08001019 flush_dcache_range(addr, addr + size);
Marek Vasut79e5f272013-10-12 20:36:25 +02001020 }
1021
1022 /* Mark the last RBD to close the ring. */
1023 fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY;
1024
1025 fec->rbd_index = 0;
1026 fec->tbd_index = 0;
1027
1028 return 0;
1029
1030err_ring:
Ye Lif24e4822018-01-10 13:20:44 +08001031 for (; i >= 0; i--) {
1032 addr = fec->rbd_base[i].data_pointer;
1033 free((void *)addr);
1034 }
Marek Vasut79e5f272013-10-12 20:36:25 +02001035 free(fec->rbd_base);
1036err_rx:
1037 free(fec->tbd_base);
1038err_tx:
1039 return -ENOMEM;
1040}
1041
1042static void fec_free_descs(struct fec_priv *fec)
1043{
1044 int i;
Ye Lif24e4822018-01-10 13:20:44 +08001045 ulong addr;
Marek Vasut79e5f272013-10-12 20:36:25 +02001046
Ye Lif24e4822018-01-10 13:20:44 +08001047 for (i = 0; i < FEC_RBD_NUM; i++) {
1048 addr = fec->rbd_base[i].data_pointer;
1049 free((void *)addr);
1050 }
Marek Vasut79e5f272013-10-12 20:36:25 +02001051 free(fec->rbd_base);
1052 free(fec->tbd_base);
1053}
1054
Peng Fan1bcabd72018-03-28 20:54:12 +08001055struct mii_dev *fec_get_miibus(ulong base_addr, int dev_id)
Jagan Teki60752ca2016-12-06 00:00:49 +01001056{
Peng Fan1bcabd72018-03-28 20:54:12 +08001057 struct ethernet_regs *eth = (struct ethernet_regs *)base_addr;
Jagan Teki60752ca2016-12-06 00:00:49 +01001058 struct mii_dev *bus;
1059 int ret;
1060
1061 bus = mdio_alloc();
1062 if (!bus) {
1063 printf("mdio_alloc failed\n");
1064 return NULL;
1065 }
1066 bus->read = fec_phy_read;
1067 bus->write = fec_phy_write;
1068 bus->priv = eth;
1069 fec_set_dev_name(bus->name, dev_id);
1070
1071 ret = mdio_register(bus);
1072 if (ret) {
1073 printf("mdio_register failed\n");
1074 free(bus);
1075 return NULL;
1076 }
1077 fec_mii_setspeed(eth);
1078 return bus;
1079}
1080
1081#ifndef CONFIG_DM_ETH
Troy Kiskyfe428b92012-10-22 16:40:46 +00001082#ifdef CONFIG_PHYLIB
1083int fec_probe(bd_t *bd, int dev_id, uint32_t base_addr,
1084 struct mii_dev *bus, struct phy_device *phydev)
1085#else
1086static int fec_probe(bd_t *bd, int dev_id, uint32_t base_addr,
1087 struct mii_dev *bus, int phy_id)
1088#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001089{
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001090 struct eth_device *edev;
Marek Vasut9e27e9d2011-09-16 01:13:47 +02001091 struct fec_priv *fec;
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001092 unsigned char ethaddr[6];
Andy Duan979a5892017-04-10 19:44:35 +08001093 char mac[16];
Marek Vasute382fb42011-09-11 18:05:37 +00001094 uint32_t start;
1095 int ret = 0;
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001096
1097 /* create and fill edev struct */
1098 edev = (struct eth_device *)malloc(sizeof(struct eth_device));
1099 if (!edev) {
Marek Vasut9e27e9d2011-09-16 01:13:47 +02001100 puts("fec_mxc: not enough malloc memory for eth_device\n");
Marek Vasute382fb42011-09-11 18:05:37 +00001101 ret = -ENOMEM;
1102 goto err1;
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001103 }
Marek Vasut9e27e9d2011-09-16 01:13:47 +02001104
1105 fec = (struct fec_priv *)malloc(sizeof(struct fec_priv));
1106 if (!fec) {
1107 puts("fec_mxc: not enough malloc memory for fec_priv\n");
Marek Vasute382fb42011-09-11 18:05:37 +00001108 ret = -ENOMEM;
1109 goto err2;
Marek Vasut9e27e9d2011-09-16 01:13:47 +02001110 }
1111
Nobuhiro Iwamatsude0b9572010-10-19 14:03:42 +09001112 memset(edev, 0, sizeof(*edev));
Marek Vasut9e27e9d2011-09-16 01:13:47 +02001113 memset(fec, 0, sizeof(*fec));
1114
Marek Vasut79e5f272013-10-12 20:36:25 +02001115 ret = fec_alloc_descs(fec);
1116 if (ret)
1117 goto err3;
1118
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001119 edev->priv = fec;
1120 edev->init = fec_init;
1121 edev->send = fec_send;
1122 edev->recv = fec_recv;
1123 edev->halt = fec_halt;
Heiko Schocherfb57ec92010-04-27 07:43:52 +02001124 edev->write_hwaddr = fec_set_hwaddr;
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001125
Ye Lif24e4822018-01-10 13:20:44 +08001126 fec->eth = (struct ethernet_regs *)(ulong)base_addr;
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001127 fec->bd = bd;
1128
Marek Vasut392b8502011-09-11 18:05:33 +00001129 fec->xcv_type = CONFIG_FEC_XCV_TYPE;
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001130
1131 /* Reset chip. */
John Rigbycb17b922010-01-25 23:12:55 -07001132 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_RESET, &fec->eth->ecntrl);
Marek Vasute382fb42011-09-11 18:05:37 +00001133 start = get_timer(0);
1134 while (readl(&fec->eth->ecntrl) & FEC_ECNTRL_RESET) {
1135 if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
Vagrant Cascadian3450a852016-10-23 20:45:19 -07001136 printf("FEC MXC: Timeout resetting chip\n");
Marek Vasut79e5f272013-10-12 20:36:25 +02001137 goto err4;
Marek Vasute382fb42011-09-11 18:05:37 +00001138 }
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001139 udelay(10);
Marek Vasute382fb42011-09-11 18:05:37 +00001140 }
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001141
Marek Vasuta5990b22012-05-01 11:09:41 +00001142 fec_reg_setup(fec);
Troy Kiskyef8e3a32012-10-22 16:40:44 +00001143 fec_set_dev_name(edev->name, dev_id);
1144 fec->dev_id = (dev_id == -1) ? 0 : dev_id;
Troy Kisky13947f42012-02-07 14:08:47 +00001145 fec->bus = bus;
Troy Kiskyfe428b92012-10-22 16:40:46 +00001146 fec_mii_setspeed(bus->priv);
1147#ifdef CONFIG_PHYLIB
1148 fec->phydev = phydev;
1149 phy_connect_dev(phydev, edev);
1150 /* Configure phy */
1151 phy_config(phydev);
1152#else
1153 fec->phy_id = phy_id;
1154#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001155 eth_register(edev);
Andy Duan979a5892017-04-10 19:44:35 +08001156 /* only support one eth device, the index number pointed by dev_id */
1157 edev->index = fec->dev_id;
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001158
Andy Duanf01e4e12017-04-10 19:44:34 +08001159 if (fec_get_hwaddr(fec->dev_id, ethaddr) == 0) {
1160 debug("got MAC%d address from fuse: %pM\n", fec->dev_id, ethaddr);
Stefano Babic4294b242010-02-01 14:51:30 +01001161 memcpy(edev->enetaddr, ethaddr, 6);
Andy Duan979a5892017-04-10 19:44:35 +08001162 if (fec->dev_id)
1163 sprintf(mac, "eth%daddr", fec->dev_id);
1164 else
1165 strcpy(mac, "ethaddr");
Simon Glass00caae62017-08-03 12:22:12 -06001166 if (!env_get(mac))
Simon Glassfd1e9592017-08-03 12:22:11 -06001167 eth_env_set_enetaddr(mac, ethaddr);
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001168 }
Marek Vasute382fb42011-09-11 18:05:37 +00001169 return ret;
Marek Vasut79e5f272013-10-12 20:36:25 +02001170err4:
1171 fec_free_descs(fec);
Marek Vasute382fb42011-09-11 18:05:37 +00001172err3:
1173 free(fec);
1174err2:
1175 free(edev);
1176err1:
1177 return ret;
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001178}
1179
Troy Kiskyeef24482012-10-22 16:40:42 +00001180int fecmxc_initialize_multi(bd_t *bd, int dev_id, int phy_id, uint32_t addr)
1181{
Troy Kiskyfe428b92012-10-22 16:40:46 +00001182 uint32_t base_mii;
1183 struct mii_dev *bus = NULL;
1184#ifdef CONFIG_PHYLIB
1185 struct phy_device *phydev = NULL;
1186#endif
1187 int ret;
1188
Peng Fanfbada482018-03-28 20:54:14 +08001189#ifdef CONFIG_FEC_MXC_MDIO_BASE
Troy Kiskyfe428b92012-10-22 16:40:46 +00001190 /*
1191 * The i.MX28 has two ethernet interfaces, but they are not equal.
1192 * Only the first one can access the MDIO bus.
1193 */
Peng Fanfbada482018-03-28 20:54:14 +08001194 base_mii = CONFIG_FEC_MXC_MDIO_BASE;
Troy Kiskyfe428b92012-10-22 16:40:46 +00001195#else
1196 base_mii = addr;
1197#endif
Troy Kiskyeef24482012-10-22 16:40:42 +00001198 debug("eth_init: fec_probe(bd, %i, %i) @ %08x\n", dev_id, phy_id, addr);
Troy Kiskyfe428b92012-10-22 16:40:46 +00001199 bus = fec_get_miibus(base_mii, dev_id);
1200 if (!bus)
1201 return -ENOMEM;
1202#ifdef CONFIG_PHYLIB
1203 phydev = phy_find_by_mask(bus, 1 << phy_id, PHY_INTERFACE_MODE_RGMII);
1204 if (!phydev) {
Måns Rullgård845a57b2015-12-08 15:38:46 +00001205 mdio_unregister(bus);
Troy Kiskyfe428b92012-10-22 16:40:46 +00001206 free(bus);
1207 return -ENOMEM;
1208 }
1209 ret = fec_probe(bd, dev_id, addr, bus, phydev);
1210#else
1211 ret = fec_probe(bd, dev_id, addr, bus, phy_id);
1212#endif
1213 if (ret) {
1214#ifdef CONFIG_PHYLIB
1215 free(phydev);
1216#endif
Måns Rullgård845a57b2015-12-08 15:38:46 +00001217 mdio_unregister(bus);
Troy Kiskyfe428b92012-10-22 16:40:46 +00001218 free(bus);
1219 }
1220 return ret;
Troy Kiskyeef24482012-10-22 16:40:42 +00001221}
1222
Troy Kisky09439c32012-10-22 16:40:40 +00001223#ifdef CONFIG_FEC_MXC_PHYADDR
Ilya Yanok0b23fb32009-07-21 19:32:21 +04001224int fecmxc_initialize(bd_t *bd)
1225{
Troy Kiskyeef24482012-10-22 16:40:42 +00001226 return fecmxc_initialize_multi(bd, -1, CONFIG_FEC_MXC_PHYADDR,
1227 IMX_FEC_BASE);
Marek Vasut9e27e9d2011-09-16 01:13:47 +02001228}
1229#endif
1230
Troy Kisky13947f42012-02-07 14:08:47 +00001231#ifndef CONFIG_PHYLIB
Marek Vasut2e5f4422011-09-11 18:05:36 +00001232int fecmxc_register_mii_postcall(struct eth_device *dev, int (*cb)(int))
1233{
1234 struct fec_priv *fec = (struct fec_priv *)dev->priv;
1235 fec->mii_postcall = cb;
1236 return 0;
1237}
Troy Kisky13947f42012-02-07 14:08:47 +00001238#endif
Jagan Teki60752ca2016-12-06 00:00:49 +01001239
1240#else
1241
Jagan Teki1ed25702016-12-06 00:00:51 +01001242static int fecmxc_read_rom_hwaddr(struct udevice *dev)
1243{
1244 struct fec_priv *priv = dev_get_priv(dev);
1245 struct eth_pdata *pdata = dev_get_platdata(dev);
1246
1247 return fec_get_hwaddr(priv->dev_id, pdata->enetaddr);
1248}
1249
Ye Li07763ac2018-03-28 20:54:11 +08001250static int fecmxc_free_pkt(struct udevice *dev, uchar *packet, int length)
1251{
1252 if (packet)
1253 free(packet);
1254
1255 return 0;
1256}
1257
Jagan Teki60752ca2016-12-06 00:00:49 +01001258static const struct eth_ops fecmxc_ops = {
1259 .start = fecmxc_init,
1260 .send = fecmxc_send,
1261 .recv = fecmxc_recv,
Ye Li07763ac2018-03-28 20:54:11 +08001262 .free_pkt = fecmxc_free_pkt,
Jagan Teki60752ca2016-12-06 00:00:49 +01001263 .stop = fecmxc_halt,
1264 .write_hwaddr = fecmxc_set_hwaddr,
Jagan Teki1ed25702016-12-06 00:00:51 +01001265 .read_rom_hwaddr = fecmxc_read_rom_hwaddr,
Jagan Teki60752ca2016-12-06 00:00:49 +01001266};
1267
Martyn Welch774ec602018-12-11 11:34:45 +00001268static int device_get_phy_addr(struct udevice *dev)
1269{
1270 struct ofnode_phandle_args phandle_args;
1271 int reg;
1272
1273 if (dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
1274 &phandle_args)) {
1275 debug("Failed to find phy-handle");
1276 return -ENODEV;
1277 }
1278
1279 reg = ofnode_read_u32_default(phandle_args.node, "reg", 0);
1280
1281 return reg;
1282}
1283
Jagan Teki60752ca2016-12-06 00:00:49 +01001284static int fec_phy_init(struct fec_priv *priv, struct udevice *dev)
1285{
1286 struct phy_device *phydev;
Martyn Welch774ec602018-12-11 11:34:45 +00001287 int addr;
Jagan Teki60752ca2016-12-06 00:00:49 +01001288
Martyn Welch774ec602018-12-11 11:34:45 +00001289 addr = device_get_phy_addr(dev);
Lukasz Majewski178d4f02018-04-15 21:45:54 +02001290#ifdef CONFIG_FEC_MXC_PHYADDR
Hannes Schmelzerb8820052019-02-15 10:30:18 +01001291 addr = CONFIG_FEC_MXC_PHYADDR;
Jagan Teki60752ca2016-12-06 00:00:49 +01001292#endif
1293
Hannes Schmelzerb8820052019-02-15 10:30:18 +01001294 phydev = phy_connect(priv->bus, addr, dev, priv->interface);
Jagan Teki60752ca2016-12-06 00:00:49 +01001295 if (!phydev)
1296 return -ENODEV;
1297
Jagan Teki60752ca2016-12-06 00:00:49 +01001298 priv->phydev = phydev;
1299 phy_config(phydev);
1300
1301 return 0;
1302}
1303
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001304#ifdef CONFIG_DM_GPIO
1305/* FEC GPIO reset */
1306static void fec_gpio_reset(struct fec_priv *priv)
1307{
1308 debug("fec_gpio_reset: fec_gpio_reset(dev)\n");
1309 if (dm_gpio_is_valid(&priv->phy_reset_gpio)) {
1310 dm_gpio_set_value(&priv->phy_reset_gpio, 1);
Martin Fuzzey9b8b9182018-10-04 19:59:18 +02001311 mdelay(priv->reset_delay);
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001312 dm_gpio_set_value(&priv->phy_reset_gpio, 0);
Andrejs Cainikovs31d40452019-03-01 13:27:59 +00001313 if (priv->reset_post_delay)
1314 mdelay(priv->reset_post_delay);
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001315 }
1316}
1317#endif
1318
Jagan Teki60752ca2016-12-06 00:00:49 +01001319static int fecmxc_probe(struct udevice *dev)
1320{
1321 struct eth_pdata *pdata = dev_get_platdata(dev);
1322 struct fec_priv *priv = dev_get_priv(dev);
1323 struct mii_dev *bus = NULL;
Jagan Teki60752ca2016-12-06 00:00:49 +01001324 uint32_t start;
1325 int ret;
1326
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +02001327 if (IS_ENABLED(CONFIG_IMX8)) {
1328 ret = clk_get_by_name(dev, "ipg", &priv->ipg_clk);
1329 if (ret < 0) {
1330 debug("Can't get FEC ipg clk: %d\n", ret);
1331 return ret;
1332 }
1333 ret = clk_enable(&priv->ipg_clk);
1334 if (ret < 0) {
1335 debug("Can't enable FEC ipg clk: %d\n", ret);
1336 return ret;
1337 }
1338
1339 priv->clk_rate = clk_get_rate(&priv->ipg_clk);
1340 }
1341
Jagan Teki60752ca2016-12-06 00:00:49 +01001342 ret = fec_alloc_descs(priv);
1343 if (ret)
1344 return ret;
1345
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +02001346#ifdef CONFIG_DM_REGULATOR
1347 if (priv->phy_supply) {
Adam Ford8f1a5ac2019-01-15 11:26:48 -06001348 ret = regulator_set_enable(priv->phy_supply, true);
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +02001349 if (ret) {
1350 printf("%s: Error enabling phy supply\n", dev->name);
1351 return ret;
1352 }
1353 }
1354#endif
1355
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001356#ifdef CONFIG_DM_GPIO
1357 fec_gpio_reset(priv);
1358#endif
Jagan Teki60752ca2016-12-06 00:00:49 +01001359 /* Reset chip. */
Jagan Teki567173a2016-12-06 00:00:50 +01001360 writel(readl(&priv->eth->ecntrl) | FEC_ECNTRL_RESET,
1361 &priv->eth->ecntrl);
Jagan Teki60752ca2016-12-06 00:00:49 +01001362 start = get_timer(0);
1363 while (readl(&priv->eth->ecntrl) & FEC_ECNTRL_RESET) {
1364 if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
1365 printf("FEC MXC: Timeout reseting chip\n");
1366 goto err_timeout;
1367 }
1368 udelay(10);
1369 }
1370
1371 fec_reg_setup(priv);
Jagan Teki60752ca2016-12-06 00:00:49 +01001372
Peng Fan8b203862018-03-28 20:54:13 +08001373 priv->dev_id = dev->seq;
Peng Fanfbada482018-03-28 20:54:14 +08001374#ifdef CONFIG_FEC_MXC_MDIO_BASE
1375 bus = fec_get_miibus((ulong)CONFIG_FEC_MXC_MDIO_BASE, dev->seq);
1376#else
Peng Fan8b203862018-03-28 20:54:13 +08001377 bus = fec_get_miibus((ulong)priv->eth, dev->seq);
Peng Fanfbada482018-03-28 20:54:14 +08001378#endif
Lothar Waßmann306dd7d2017-06-27 15:23:16 +02001379 if (!bus) {
1380 ret = -ENOMEM;
1381 goto err_mii;
1382 }
1383
1384 priv->bus = bus;
Lothar Waßmann306dd7d2017-06-27 15:23:16 +02001385 priv->interface = pdata->phy_interface;
Martin Fuzzey0126c642018-10-04 19:59:21 +02001386 switch (priv->interface) {
1387 case PHY_INTERFACE_MODE_MII:
1388 priv->xcv_type = MII100;
1389 break;
1390 case PHY_INTERFACE_MODE_RMII:
1391 priv->xcv_type = RMII;
1392 break;
1393 case PHY_INTERFACE_MODE_RGMII:
1394 case PHY_INTERFACE_MODE_RGMII_ID:
1395 case PHY_INTERFACE_MODE_RGMII_RXID:
1396 case PHY_INTERFACE_MODE_RGMII_TXID:
1397 priv->xcv_type = RGMII;
1398 break;
1399 default:
1400 priv->xcv_type = CONFIG_FEC_XCV_TYPE;
1401 printf("Unsupported interface type %d defaulting to %d\n",
1402 priv->interface, priv->xcv_type);
1403 break;
1404 }
1405
Lothar Waßmann306dd7d2017-06-27 15:23:16 +02001406 ret = fec_phy_init(priv, dev);
1407 if (ret)
1408 goto err_phy;
1409
Jagan Teki60752ca2016-12-06 00:00:49 +01001410 return 0;
1411
Jagan Teki60752ca2016-12-06 00:00:49 +01001412err_phy:
1413 mdio_unregister(bus);
1414 free(bus);
1415err_mii:
Ye Li2087eac2018-03-28 20:54:16 +08001416err_timeout:
Jagan Teki60752ca2016-12-06 00:00:49 +01001417 fec_free_descs(priv);
1418 return ret;
1419}
1420
1421static int fecmxc_remove(struct udevice *dev)
1422{
1423 struct fec_priv *priv = dev_get_priv(dev);
1424
1425 free(priv->phydev);
1426 fec_free_descs(priv);
1427 mdio_unregister(priv->bus);
1428 mdio_free(priv->bus);
1429
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +02001430#ifdef CONFIG_DM_REGULATOR
1431 if (priv->phy_supply)
1432 regulator_set_enable(priv->phy_supply, false);
1433#endif
1434
Jagan Teki60752ca2016-12-06 00:00:49 +01001435 return 0;
1436}
1437
1438static int fecmxc_ofdata_to_platdata(struct udevice *dev)
1439{
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001440 int ret = 0;
Jagan Teki60752ca2016-12-06 00:00:49 +01001441 struct eth_pdata *pdata = dev_get_platdata(dev);
1442 struct fec_priv *priv = dev_get_priv(dev);
1443 const char *phy_mode;
1444
Simon Glassa821c4a2017-05-17 17:18:05 -06001445 pdata->iobase = (phys_addr_t)devfdt_get_addr(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +01001446 priv->eth = (struct ethernet_regs *)pdata->iobase;
1447
1448 pdata->phy_interface = -1;
Simon Glasse160f7d2017-01-17 16:52:55 -07001449 phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1450 NULL);
Jagan Teki60752ca2016-12-06 00:00:49 +01001451 if (phy_mode)
1452 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
1453 if (pdata->phy_interface == -1) {
1454 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
1455 return -EINVAL;
1456 }
1457
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +02001458#ifdef CONFIG_DM_REGULATOR
1459 device_get_supply_regulator(dev, "phy-supply", &priv->phy_supply);
1460#endif
1461
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001462#ifdef CONFIG_DM_GPIO
1463 ret = gpio_request_by_name(dev, "phy-reset-gpios", 0,
Martin Fuzzey331fcab2018-10-04 19:59:19 +02001464 &priv->phy_reset_gpio, GPIOD_IS_OUT);
1465 if (ret < 0)
1466 return 0; /* property is optional, don't return error! */
Jagan Teki60752ca2016-12-06 00:00:49 +01001467
Martin Fuzzey331fcab2018-10-04 19:59:19 +02001468 priv->reset_delay = dev_read_u32_default(dev, "phy-reset-duration", 1);
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001469 if (priv->reset_delay > 1000) {
Martin Fuzzey331fcab2018-10-04 19:59:19 +02001470 printf("FEC MXC: phy reset duration should be <= 1000ms\n");
1471 /* property value wrong, use default value */
1472 priv->reset_delay = 1;
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001473 }
Andrejs Cainikovs31d40452019-03-01 13:27:59 +00001474
1475 priv->reset_post_delay = dev_read_u32_default(dev,
1476 "phy-reset-post-delay",
1477 0);
1478 if (priv->reset_post_delay > 1000) {
1479 printf("FEC MXC: phy reset post delay should be <= 1000ms\n");
1480 /* property value wrong, use default value */
1481 priv->reset_post_delay = 0;
1482 }
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001483#endif
1484
Martin Fuzzey331fcab2018-10-04 19:59:19 +02001485 return 0;
Jagan Teki60752ca2016-12-06 00:00:49 +01001486}
1487
1488static const struct udevice_id fecmxc_ids[] = {
Lukasz Majewski7782f4e2019-06-19 17:31:03 +02001489 { .compatible = "fsl,imx28-fec" },
Jagan Teki60752ca2016-12-06 00:00:49 +01001490 { .compatible = "fsl,imx6q-fec" },
Peng Fan979e0fc2018-03-28 20:54:15 +08001491 { .compatible = "fsl,imx6sl-fec" },
1492 { .compatible = "fsl,imx6sx-fec" },
1493 { .compatible = "fsl,imx6ul-fec" },
Lukasz Majewski948239e2018-04-15 21:54:22 +02001494 { .compatible = "fsl,imx53-fec" },
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +02001495 { .compatible = "fsl,imx7d-fec" },
Lukasz Majewski27589e72019-02-13 22:46:38 +01001496 { .compatible = "fsl,mvf600-fec" },
Jagan Teki60752ca2016-12-06 00:00:49 +01001497 { }
1498};
1499
1500U_BOOT_DRIVER(fecmxc_gem) = {
1501 .name = "fecmxc",
1502 .id = UCLASS_ETH,
1503 .of_match = fecmxc_ids,
1504 .ofdata_to_platdata = fecmxc_ofdata_to_platdata,
1505 .probe = fecmxc_probe,
1506 .remove = fecmxc_remove,
1507 .ops = &fecmxc_ops,
1508 .priv_auto_alloc_size = sizeof(struct fec_priv),
1509 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
1510};
1511#endif