blob: 229c2424f37d26c55f82f256b3fcad42e18755b9 [file] [log] [blame]
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +02001/*
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +01002 * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +02003 * wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020011/*
12 * High Level Configuration Options
13 * (easy to change)
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010014 */
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010015#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
16#define CONFIG_V38B 1 /* ...on V38B board */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020017
18#define CONFIG_SYS_TEXT_BASE 0xFF000000
19
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020020#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020021
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010022#define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
23#define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020024
Bartlomiej Siekace3f1a42006-11-11 22:48:22 +010025#undef CONFIG_HW_WATCHDOG /* don't use watchdog */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020026
27#define CONFIG_NETCONSOLE 1
28
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010029#define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
Bartlomiej Siekacce4acb2006-12-28 19:08:21 +010030#define CONFIG_BOARD_EARLY_INIT_F 1 /* do board-specific init */
Mike Frysingerd8d21e62009-02-16 18:03:14 -050031#define CONFIG_MISC_INIT_R
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020032
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020033#define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020034
Becky Bruce31d82672008-05-08 19:02:12 -050035#define CONFIG_HIGH_BATS 1 /* High BATs supported */
36
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020037/*
38 * Serial console configuration
39 */
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010040#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
41#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020043
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020044/*
45 * DDR
46 */
47#define SDRAM_DDR 1 /* is DDR */
48/* Settings for XLB = 132 MHz */
49#define SDRAM_MODE 0x018D0000
50#define SDRAM_EMODE 0x40090000
51#define SDRAM_CONTROL 0x704f0f00
52#define SDRAM_CONFIG1 0x73722930
53#define SDRAM_CONFIG2 0x47770000
54#define SDRAM_TAPDELAY 0x10000000
55
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020056/*
Robert P. J. Day62a3b7d2016-07-15 13:44:45 -040057 * PCI - no support
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020058 */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020059
60/*
61 * Partitions
62 */
63#define CONFIG_MAC_PARTITION 1
64#define CONFIG_DOS_PARTITION 1
65
66/*
67 * USB
68 */
69#define CONFIG_USB_OHCI
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010070#define CONFIG_USB_CLOCK 0x0001BBBB
71#define CONFIG_USB_CONFIG 0x00001000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020072
73/*
Jon Loeliger079a1362007-07-10 10:12:10 -050074 * BOOTP options
75 */
76#define CONFIG_BOOTP_BOOTFILESIZE
77#define CONFIG_BOOTP_BOOTPATH
78#define CONFIG_BOOTP_GATEWAY
79#define CONFIG_BOOTP_HOSTNAME
80
Jon Loeliger079a1362007-07-10 10:12:10 -050081/*
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050082 * Command line configuration.
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020083 */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050084#define CONFIG_CMD_IDE
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050085#define CONFIG_CMD_DIAG
86#define CONFIG_CMD_IRQ
87#define CONFIG_CMD_JFFS2
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050088#define CONFIG_CMD_SDRAM
89#define CONFIG_CMD_DATE
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050090
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +010091#define CONFIG_TIMESTAMP /* Print image info with timestamp */
92
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020093/*
94 * Boot low with 16 MB Flash
95 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_LOWBOOT 1
97#define CONFIG_SYS_LOWBOOT16 1
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020098
99/*
100 * Autobooting
101 */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200102
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100103#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100104 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200105 "echo"
106
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100107#undef CONFIG_BOOTARGS
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200108
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200109#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200110 "bootcmd=run net_nfs\0" \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100111 "bootdelay=3\0" \
112 "baudrate=115200\0" \
113 "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
114 "filesystem over NFS; echo\0" \
115 "netdev=eth0\0" \
Bartlomiej Siekacce4acb2006-12-28 19:08:21 +0100116 "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200117 "addip=setenv bootargs $(bootargs) " \
118 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
119 "$(netmask):$(hostname):$(netdev):off panic=1\0" \
120 "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
121 "flash_self=run ramargs addip;bootm $(kernel_addr) " \
122 "$(ramdisk_addr)\0" \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100123 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200124 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Bartlomiej Siekacce4acb2006-12-28 19:08:21 +0100125 "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100126 "hostname=v38b\0" \
Heiko Schocher48690d82010-07-20 17:45:02 +0200127 "ethact=FEC\0" \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100128 "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
129 "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
130 "cp.b 200000 ff000000 $(filesize);" \
131 "prot on ff000000 ff03ffff\0" \
132 "load=tftp 200000 $(u-boot)\0" \
133 "netmask=255.255.0.0\0" \
134 "ipaddr=192.168.160.18\0" \
135 "serverip=192.168.1.1\0" \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100136 "bootfile=/tftpboot/v38b/uImage\0" \
137 "u-boot=/tftpboot/v38b/u-boot.bin\0" \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200138 ""
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200139
140#define CONFIG_BOOTCOMMAND "run net_nfs"
141
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200142/*
143 * IPB Bus clocking configuration.
144 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100146
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200147/*
148 * I2C configuration
149 */
150#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
152#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
153#define CONFIG_SYS_I2C_SLAVE 0x7F
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200154
155/*
156 * EEPROM configuration
157 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
159#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
160#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
161#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200162
163/*
164 * RTC configuration
165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_I2C_RTC_ADDR 0x51
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200167
168/*
169 * Flash configuration - use CFI driver
170 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200172#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
174#define CONFIG_SYS_FLASH_BASE 0xFF000000
175#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
176#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
177#define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
178#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
179#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200180
181/*
182 * Environment settings
183 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200184#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200186#define CONFIG_ENV_SIZE 0x10000
187#define CONFIG_ENV_SECT_SIZE 0x10000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200188#define CONFIG_ENV_OVERWRITE 1
189
190/*
191 * Memory map
192 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_MBAR 0xF0000000
194#define CONFIG_SYS_SDRAM_BASE 0x00000000
195#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200196
197/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk553f0982010-10-26 13:32:32 +0200199#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200200
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200201#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200203
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200204#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
206# define CONFIG_SYS_RAMBOOT 1
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200207#endif
208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
210#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
211#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200212
213/*
214 * Ethernet configuration
215 */
216#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800217#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200218#define CONFIG_PHY_ADDR 0x00
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200219#define CONFIG_MII 1
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200220
221/*
222 * GPIO configuration
223 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200225
226/*
227 * Miscellaneous configurable options
228 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500230#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200232#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200234#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
236#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
237#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200238
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
240#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200241
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200243
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500245#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500247#endif
248
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200249/*
250 * Various low-level settings
251 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
253#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200254
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
256#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
257#define CONFIG_SYS_BOOTCS_CFG 0x00047801
258#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
259#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200260
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_CS_BURST 0x00000000
262#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200263
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200265
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100266/*
267 * IDE/ATA (supports IDE harddisk)
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200268 */
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100269#undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
270#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
271#undef CONFIG_IDE_LED /* LED for ide not supported */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200272
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100273#define CONFIG_IDE_RESET /* reset for ide supported */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200274#define CONFIG_IDE_PREINIT
275
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
277#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200278
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200280
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200282
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200284
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200286
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200290
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100291/*
292 * Status LED
293 */
294#define CONFIG_STATUS_LED /* Status LED enabled */
295#define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200296
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200298#ifndef __ASSEMBLY__
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200299typedef unsigned int led_id_t;
300
301#define __led_toggle(_msk) \
302 do { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303 *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200304 } while(0)
305
306#define __led_set(_msk, _st) \
307 do { \
308 if ((_st)) \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309 *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200310 else \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200312 } while(0)
313
314#define __led_init(_msk, st) \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100315 do { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
Bartlomiej Sieka82d9c9e2006-11-01 01:34:29 +0100317 } while(0)
318#endif /* __ASSEMBLY__ */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200319
320#endif /* __CONFIG_H */