blob: 8eea504742a0e2e7b72374e86b0f728a66d6674b [file] [log] [blame]
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +02001/*
2 * (C) Copyright 2003-2004 Wolfgang Denk, DENX Software Engineering,
3 * wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this project.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the Free
9 * Software Foundation; either version 2 of the License, or (at your option)
10 * any later version.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +020014 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020015 * for more details.
16 *
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, write to the Free Software Foundation, Inc., 59
19 * Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
25#if 0
26#define DEBUG 0xFFF
27#endif
28
29#if 0
30#define DEBUG 0x01
31#endif
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36*/
37
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +020038#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
39#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
40#define CONFIG_V38B 1 /* ... on V38B board */
41#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020042
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +020043#define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
44#define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
45#define CONFIG_HW_WATCHDOG 1 /* has watchdog */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020046
47#define CONFIG_NETCONSOLE 1
48
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +020049#define CONFIG_BOARD_EARLY_INIT_R 1 /* make flash read/write */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020050
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +020051#define CFG_XLB_PIPELINING 1 /* gives better performance */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020052
53
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +020054#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
55#define BOOTFLAG_WARM 0x02 /* Software reboot */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020056
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +020057#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020058#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +020059# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020060#endif
61
62/*
63 * Serial console configuration
64 */
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +020065#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
66#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +020067#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
68
69
70/*
71 * DDR
72 */
73#define SDRAM_DDR 1 /* is DDR */
74/* Settings for XLB = 132 MHz */
75#define SDRAM_MODE 0x018D0000
76#define SDRAM_EMODE 0x40090000
77#define SDRAM_CONTROL 0x704f0f00
78#define SDRAM_CONFIG1 0x73722930
79#define SDRAM_CONFIG2 0x47770000
80#define SDRAM_TAPDELAY 0x10000000
81
82
83/*
84 * PCI - no suport
85 */
86#undef CONFIG_PCI
87
88/*
89 * Partitions
90 */
91#define CONFIG_MAC_PARTITION 1
92#define CONFIG_DOS_PARTITION 1
93
94/*
95 * USB
96 */
97#define CONFIG_USB_OHCI
98#define CONFIG_USB_STORAGE
99
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200100#define CONFIG_TIMESTAMP /* Print image info with timestamp */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200101
102/*
103 * Supported commands
104 */
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200105#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200106 CFG_CMD_FAT | \
107 CFG_CMD_I2C | \
108 CFG_CMD_IDE | \
109 CFG_CMD_PING | \
110 CFG_CMD_DHCP | \
111 CFG_CMD_DIAG | \
112 CFG_CMD_IRQ | \
113 CFG_CMD_JFFS2 | \
114 CFG_CMD_MII | \
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200115 CFG_CMD_SDRAMi | \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200116 CFG_CMD_DATE | \
117 CFG_CMD_USB | \
118 CFG_CMD_FAT)
119
120/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
121#include <cmd_confdefs.h>
122
123/*
124 * Boot low with 16 MB Flash
125 */
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200126# define CFG_LOWBOOT 1
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200127# define CFG_LOWBOOT16 1
128
129/*
130 * Autobooting
131 */
132#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
133
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200134#define CONFIG_PREBOOT "echo;" \
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200135 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
136 "echo"
137
138#undef CONFIG_BOOTARGS
139
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200140#define CONFIG_EXTRA_ENV_SETTINGS \
141 "netdev=eth0\0" \
142 "devno=5\0" \
143 "hostname=V38B_$(devno)\0" \
144 "ipaddr=10.100.99.$(devno)\0" \
145 "netmask=255.255.0.0\0" \
146 "serverip=10.100.10.90\0" \
147 "gatewayip=10.100.254.254\0" \
148 "ramargs=setenv bootargs root=/dev/ram rw\0" \
149 "rootpath=/opt/eldk/ppc_6xx\0" \
150 "bootfile=mpc5200/uImage\0" \
151 "bootcmd=run net_nfs\0" \
152 "addip=setenv bootargs $(bootargs) " \
153 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
154 "$(netmask):$(hostname):$(netdev):off panic=1\0" \
155 "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
156 "flash_self=run ramargs addip;bootm $(kernel_addr) " \
157 "$(ramdisk_addr)\0" \
158 "net_nfs=tftp 200000 $(bootfile);run nfsargs " \
159 "addip;bootm\0" \
160 "nfsargs=setenv bootargs root=/dev/nfs rw " \
161 "nfsroot=$(serverip):$(rootpath)\0" \
162 ""
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200163
164#define CONFIG_BOOTCOMMAND "run net_nfs"
165
166#if defined(CONFIG_MPC5200)
167/*
168 * IPB Bus clocking configuration.
169 */
170#undef CFG_IPBSPEED_133 /* define for 133MHz speed */
171#endif
172/*
173 * I2C configuration
174 */
175#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
176#define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
177
178#define CFG_I2C_SPEED 100000 /* 100 kHz */
179#define CFG_I2C_SLAVE 0x7F
180
181/*
182 * EEPROM configuration
183 */
184#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
185#define CFG_I2C_EEPROM_ADDR_LEN 1
186#define CFG_EEPROM_PAGE_WRITE_BITS 3
187#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
188
189/*
190 * RTC configuration
191 */
192#define CFG_I2C_RTC_ADDR 0x51
193
194/*
195 * Flash configuration - use CFI driver
196 */
197#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
198#define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200199#define CFG_FLASH_CFI_AMD_RESET 1
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200200#define CFG_FLASH_BASE 0xFF000000
201#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks */
202#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
203#define CFG_FLASH_SIZE 0x01000000 /* 16 MiB */
204#define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200205#define CFG_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200206
207/*
208 * Environment settings
209 */
210#define CFG_ENV_IS_IN_FLASH 1
211#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
212#define CFG_ENV_SIZE 0x10000
213#define CFG_ENV_SECT_SIZE 0x10000
214#define CONFIG_ENV_OVERWRITE 1
215
216/*
217 * Memory map
218 */
219#define CFG_MBAR 0xF0000000
220#define CFG_SDRAM_BASE 0x00000000
221#define CFG_DEFAULT_MBAR 0x80000000
222
223/* Use SRAM until RAM will be available */
224#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
225#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
226
227
228#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
229#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
230#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
231
232#define CFG_MONITOR_BASE TEXT_BASE
233#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
234# define CFG_RAMBOOT 1
235#endif
236
237#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
238#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
239#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
240
241/*
242 * Ethernet configuration
243 */
244#define CONFIG_MPC5xxx_FEC 1
245#define CONFIG_PHY_ADDR 0x00
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200246#define CONFIG_MII 1
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200247
248/*
249 * GPIO configuration
250 */
251#define CFG_GPS_PORT_CONFIG 0x90000404
252
253/*
254 * Miscellaneous configurable options
255 */
256#define CFG_LONGHELP /* undef to save memory */
257#define CFG_PROMPT "=> " /* Monitor Command Prompt */
258#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
259#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
260#else
261#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
262#endif
263#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
264#define CFG_MAXARGS 16 /* max number of command args */
265#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
266
267#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
268#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
269
270#define CFG_LOAD_ADDR 0x100000 /* default load address */
271
272#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
273
274/*
275 * Various low-level settings
276 */
277#if defined(CONFIG_MPC5200)
278#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
279#define CFG_HID0_FINAL HID0_ICE
280#else
281#define CFG_HID0_INIT 0
282#define CFG_HID0_FINAL 0
283#endif
284
285
286#define CFG_BOOTCS_START CFG_FLASH_BASE
287#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
288#define CFG_BOOTCS_CFG 0x00047801
289#define CFG_CS0_START CFG_FLASH_BASE
290#define CFG_CS0_SIZE CFG_FLASH_SIZE
291
292#define CFG_CS_BURST 0x00000000
293#define CFG_CS_DEADCYCLE 0x33333333
294
295#define CFG_RESET_ADDRESS 0xff000000
296
297/*-----------------------------------------------------------------------
298 * USB stuff
299 *-----------------------------------------------------------------------
300 */
301#define CONFIG_USB_CLOCK 0x0001BBBB
302#define CONFIG_USB_CONFIG 0x00001000
303
304
305/*-----------------------------------------------------------------------
306 * IDE/ATA stuff Supports IDE harddisk
307 *-----------------------------------------------------------------------
308 */
309
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200310#undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200311
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200312#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
313#undef CONFIG_IDE_LED /* LED for ide not supported */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200314
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200315#define CONFIG_IDE_RESET /* reset for ide supported */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200316#define CONFIG_IDE_PREINIT
317
318#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
319#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
320
321#define CFG_ATA_IDE0_OFFSET 0x0000
322
323#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
324
325/* Offset for data I/O */
326#define CFG_ATA_DATA_OFFSET (0x0060)
327
328/* Offset for normal register accesses */
329#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
330
331/* Offset for alternate registers */
332#define CFG_ATA_ALT_OFFSET (0x005C)
333
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200334/* Interval between registers */
335#define CFG_ATA_STRIDE 4
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200336
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200337/* Status LED */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200338
Wolfgang Denkfcfed4f2006-10-18 22:44:38 +0200339#define CONFIG_STATUS_LED /* Status LED enabled */
340#define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
Bartlomiej Sieka4707fb52006-10-13 21:09:09 +0200341
342#define CFG_LED_BASE (0xf0000600 + 0x70) /* Timer 7 GPIO */
343
344#ifndef __ASSEMBLY__
345/* LEDs */
346typedef unsigned int led_id_t;
347
348#define __led_toggle(_msk) \
349 do { \
350 *((volatile long *) (CFG_LED_BASE)) ^= (_msk); \
351 } while(0)
352
353#define __led_set(_msk, _st) \
354 do { \
355 if ((_st)) \
356 *((volatile long *) (CFG_LED_BASE)) &= ~(_msk); \
357 else \
358 *((volatile long *) (CFG_LED_BASE)) |= (_msk); \
359 } while(0)
360
361#define __led_init(_msk, st) \
362 { \
363 *((volatile long *) (CFG_LED_BASE)) |= 0x34; \
364 }
365
366#endif
367
368#endif /* __CONFIG_H */