blob: ce53800553006ea98deef97e60c17eaa90cfba95 [file] [log] [blame]
Dinh Nguyen3da42852015-06-02 22:52:49 -05001/*
2 * Copyright Altera Corporation (C) 2012-2015
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <common.h>
8#include <asm/io.h>
9#include <asm/arch/sdram.h>
Marek Vasut04372fb2015-07-18 02:46:56 +020010#include <errno.h>
Dinh Nguyen3da42852015-06-02 22:52:49 -050011#include "sequencer.h"
12#include "sequencer_auto.h"
13#include "sequencer_auto_ac_init.h"
14#include "sequencer_auto_inst_init.h"
15#include "sequencer_defines.h"
16
Dinh Nguyen3da42852015-06-02 22:52:49 -050017static struct socfpga_sdr_rw_load_manager *sdr_rw_load_mgr_regs =
Marek Vasut6afb4fe2015-07-12 18:46:52 +020018 (struct socfpga_sdr_rw_load_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0x800);
Dinh Nguyen3da42852015-06-02 22:52:49 -050019
20static struct socfpga_sdr_rw_load_jump_manager *sdr_rw_load_jump_mgr_regs =
Marek Vasut6afb4fe2015-07-12 18:46:52 +020021 (struct socfpga_sdr_rw_load_jump_manager *)(SDR_PHYGRP_RWMGRGRP_ADDRESS | 0xC00);
Dinh Nguyen3da42852015-06-02 22:52:49 -050022
23static struct socfpga_sdr_reg_file *sdr_reg_file =
Marek Vasuta1c654a2015-07-12 18:31:05 +020024 (struct socfpga_sdr_reg_file *)SDR_PHYGRP_REGFILEGRP_ADDRESS;
Dinh Nguyen3da42852015-06-02 22:52:49 -050025
26static struct socfpga_sdr_scc_mgr *sdr_scc_mgr =
Marek Vasute79025a2015-07-12 18:42:34 +020027 (struct socfpga_sdr_scc_mgr *)(SDR_PHYGRP_SCCGRP_ADDRESS | 0xe00);
Dinh Nguyen3da42852015-06-02 22:52:49 -050028
29static struct socfpga_phy_mgr_cmd *phy_mgr_cmd =
Marek Vasut1bc6f142015-07-12 18:54:37 +020030 (struct socfpga_phy_mgr_cmd *)SDR_PHYGRP_PHYMGRGRP_ADDRESS;
Dinh Nguyen3da42852015-06-02 22:52:49 -050031
32static struct socfpga_phy_mgr_cfg *phy_mgr_cfg =
Marek Vasut1bc6f142015-07-12 18:54:37 +020033 (struct socfpga_phy_mgr_cfg *)(SDR_PHYGRP_PHYMGRGRP_ADDRESS | 0x40);
Dinh Nguyen3da42852015-06-02 22:52:49 -050034
35static struct socfpga_data_mgr *data_mgr =
Marek Vasutc4815f72015-07-12 19:03:33 +020036 (struct socfpga_data_mgr *)SDR_PHYGRP_DATAMGRGRP_ADDRESS;
Dinh Nguyen3da42852015-06-02 22:52:49 -050037
Marek Vasut6cb9f162015-07-12 20:49:39 +020038static struct socfpga_sdr_ctrl *sdr_ctrl =
39 (struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS;
40
Dinh Nguyen3da42852015-06-02 22:52:49 -050041#define DELTA_D 1
Dinh Nguyen3da42852015-06-02 22:52:49 -050042
43/*
44 * In order to reduce ROM size, most of the selectable calibration steps are
45 * decided at compile time based on the user's calibration mode selection,
46 * as captured by the STATIC_CALIB_STEPS selection below.
47 *
48 * However, to support simulation-time selection of fast simulation mode, where
49 * we skip everything except the bare minimum, we need a few of the steps to
50 * be dynamic. In those cases, we either use the DYNAMIC_CALIB_STEPS for the
51 * check, which is based on the rtl-supplied value, or we dynamically compute
52 * the value to use based on the dynamically-chosen calibration mode
53 */
54
55#define DLEVEL 0
56#define STATIC_IN_RTL_SIM 0
57#define STATIC_SKIP_DELAY_LOOPS 0
58
59#define STATIC_CALIB_STEPS (STATIC_IN_RTL_SIM | CALIB_SKIP_FULL_TEST | \
60 STATIC_SKIP_DELAY_LOOPS)
61
62/* calibration steps requested by the rtl */
63uint16_t dyn_calib_steps;
64
65/*
66 * To make CALIB_SKIP_DELAY_LOOPS a dynamic conditional option
67 * instead of static, we use boolean logic to select between
68 * non-skip and skip values
69 *
70 * The mask is set to include all bits when not-skipping, but is
71 * zero when skipping
72 */
73
74uint16_t skip_delay_mask; /* mask off bits when skipping/not-skipping */
75
76#define SKIP_DELAY_LOOP_VALUE_OR_ZERO(non_skip_value) \
77 ((non_skip_value) & skip_delay_mask)
78
79struct gbl_type *gbl;
80struct param_type *param;
81uint32_t curr_shadow_reg;
82
Dinh Nguyen3da42852015-06-02 22:52:49 -050083static void set_failing_group_stage(uint32_t group, uint32_t stage,
84 uint32_t substage)
85{
86 /*
87 * Only set the global stage if there was not been any other
88 * failing group
89 */
90 if (gbl->error_stage == CAL_STAGE_NIL) {
91 gbl->error_substage = substage;
92 gbl->error_stage = stage;
93 gbl->error_group = group;
94 }
95}
96
Marek Vasut2c0d2d92015-07-12 21:10:24 +020097static void reg_file_set_group(u16 set_group)
Dinh Nguyen3da42852015-06-02 22:52:49 -050098{
Marek Vasut2c0d2d92015-07-12 21:10:24 +020099 clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff0000, set_group << 16);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500100}
101
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200102static void reg_file_set_stage(u8 set_stage)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500103{
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200104 clrsetbits_le32(&sdr_reg_file->cur_stage, 0xffff, set_stage & 0xff);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500105}
106
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200107static void reg_file_set_sub_stage(u8 set_sub_stage)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500108{
Marek Vasut2c0d2d92015-07-12 21:10:24 +0200109 set_sub_stage &= 0xff;
110 clrsetbits_le32(&sdr_reg_file->cur_stage, 0xff00, set_sub_stage << 8);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500111}
112
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200113/**
114 * phy_mgr_initialize() - Initialize PHY Manager
115 *
116 * Initialize PHY Manager.
117 */
Marek Vasut9fa9c902015-07-17 01:12:07 +0200118static void phy_mgr_initialize(void)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500119{
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200120 u32 ratio;
121
Dinh Nguyen3da42852015-06-02 22:52:49 -0500122 debug("%s:%d\n", __func__, __LINE__);
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200123 /* Calibration has control over path to memory */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500124 /*
125 * In Hard PHY this is a 2-bit control:
126 * 0: AFI Mux Select
127 * 1: DDIO Mux Select
128 */
Marek Vasut1273dd92015-07-12 21:05:08 +0200129 writel(0x3, &phy_mgr_cfg->mux_sel);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500130
131 /* USER memory clock is not stable we begin initialization */
Marek Vasut1273dd92015-07-12 21:05:08 +0200132 writel(0, &phy_mgr_cfg->reset_mem_stbl);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500133
134 /* USER calibration status all set to zero */
Marek Vasut1273dd92015-07-12 21:05:08 +0200135 writel(0, &phy_mgr_cfg->cal_status);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500136
Marek Vasut1273dd92015-07-12 21:05:08 +0200137 writel(0, &phy_mgr_cfg->cal_debug_info);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500138
Marek Vasut7c89c2d2015-07-17 01:36:32 +0200139 /* Init params only if we do NOT skip calibration. */
140 if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL)
141 return;
142
143 ratio = RW_MGR_MEM_DQ_PER_READ_DQS /
144 RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
145 param->read_correct_mask_vg = (1 << ratio) - 1;
146 param->write_correct_mask_vg = (1 << ratio) - 1;
147 param->read_correct_mask = (1 << RW_MGR_MEM_DQ_PER_READ_DQS) - 1;
148 param->write_correct_mask = (1 << RW_MGR_MEM_DQ_PER_WRITE_DQS) - 1;
149 ratio = RW_MGR_MEM_DATA_WIDTH /
150 RW_MGR_MEM_DATA_MASK_WIDTH;
151 param->dm_correct_mask = (1 << ratio) - 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500152}
153
Marek Vasut080bf642015-07-20 08:15:57 +0200154/**
155 * set_rank_and_odt_mask() - Set Rank and ODT mask
156 * @rank: Rank mask
157 * @odt_mode: ODT mode, OFF or READ_WRITE
158 *
159 * Set Rank and ODT mask (On-Die Termination).
160 */
Marek Vasutb2dfd102015-07-20 08:03:11 +0200161static void set_rank_and_odt_mask(const u32 rank, const u32 odt_mode)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500162{
Marek Vasutb2dfd102015-07-20 08:03:11 +0200163 u32 odt_mask_0 = 0;
164 u32 odt_mask_1 = 0;
165 u32 cs_and_odt_mask;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500166
Marek Vasutb2dfd102015-07-20 08:03:11 +0200167 if (odt_mode == RW_MGR_ODT_MODE_OFF) {
168 odt_mask_0 = 0x0;
169 odt_mask_1 = 0x0;
170 } else { /* RW_MGR_ODT_MODE_READ_WRITE */
Marek Vasut287cdf62015-07-20 08:09:05 +0200171 switch (RW_MGR_MEM_NUMBER_OF_RANKS) {
172 case 1: /* 1 Rank */
173 /* Read: ODT = 0 ; Write: ODT = 1 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500174 odt_mask_0 = 0x0;
175 odt_mask_1 = 0x1;
Marek Vasut287cdf62015-07-20 08:09:05 +0200176 break;
177 case 2: /* 2 Ranks */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500178 if (RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM == 1) {
Marek Vasut080bf642015-07-20 08:15:57 +0200179 /*
180 * - Dual-Slot , Single-Rank (1 CS per DIMM)
181 * OR
182 * - RDIMM, 4 total CS (2 CS per DIMM, 2 DIMM)
183 *
184 * Since MEM_NUMBER_OF_RANKS is 2, they
185 * are both single rank with 2 CS each
186 * (special for RDIMM).
187 *
Dinh Nguyen3da42852015-06-02 22:52:49 -0500188 * Read: Turn on ODT on the opposite rank
189 * Write: Turn on ODT on all ranks
190 */
191 odt_mask_0 = 0x3 & ~(1 << rank);
192 odt_mask_1 = 0x3;
193 } else {
194 /*
Marek Vasut080bf642015-07-20 08:15:57 +0200195 * - Single-Slot , Dual-Rank (2 CS per DIMM)
196 *
197 * Read: Turn on ODT off on all ranks
198 * Write: Turn on ODT on active rank
Dinh Nguyen3da42852015-06-02 22:52:49 -0500199 */
200 odt_mask_0 = 0x0;
201 odt_mask_1 = 0x3 & (1 << rank);
202 }
Marek Vasut287cdf62015-07-20 08:09:05 +0200203 break;
204 case 4: /* 4 Ranks */
205 /* Read:
Dinh Nguyen3da42852015-06-02 22:52:49 -0500206 * ----------+-----------------------+
Dinh Nguyen3da42852015-06-02 22:52:49 -0500207 * | ODT |
208 * Read From +-----------------------+
209 * Rank | 3 | 2 | 1 | 0 |
210 * ----------+-----+-----+-----+-----+
211 * 0 | 0 | 1 | 0 | 0 |
212 * 1 | 1 | 0 | 0 | 0 |
213 * 2 | 0 | 0 | 0 | 1 |
214 * 3 | 0 | 0 | 1 | 0 |
215 * ----------+-----+-----+-----+-----+
216 *
217 * Write:
218 * ----------+-----------------------+
Dinh Nguyen3da42852015-06-02 22:52:49 -0500219 * | ODT |
220 * Write To +-----------------------+
221 * Rank | 3 | 2 | 1 | 0 |
222 * ----------+-----+-----+-----+-----+
223 * 0 | 0 | 1 | 0 | 1 |
224 * 1 | 1 | 0 | 1 | 0 |
225 * 2 | 0 | 1 | 0 | 1 |
226 * 3 | 1 | 0 | 1 | 0 |
227 * ----------+-----+-----+-----+-----+
228 */
229 switch (rank) {
230 case 0:
231 odt_mask_0 = 0x4;
232 odt_mask_1 = 0x5;
233 break;
234 case 1:
235 odt_mask_0 = 0x8;
236 odt_mask_1 = 0xA;
237 break;
238 case 2:
239 odt_mask_0 = 0x1;
240 odt_mask_1 = 0x5;
241 break;
242 case 3:
243 odt_mask_0 = 0x2;
244 odt_mask_1 = 0xA;
245 break;
246 }
Marek Vasut287cdf62015-07-20 08:09:05 +0200247 break;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500248 }
Dinh Nguyen3da42852015-06-02 22:52:49 -0500249 }
250
Marek Vasutb2dfd102015-07-20 08:03:11 +0200251 cs_and_odt_mask = (0xFF & ~(1 << rank)) |
252 ((0xFF & odt_mask_0) << 8) |
253 ((0xFF & odt_mask_1) << 16);
Marek Vasut1273dd92015-07-12 21:05:08 +0200254 writel(cs_and_odt_mask, SDR_PHYGRP_RWMGRGRP_ADDRESS |
255 RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500256}
257
Marek Vasutc76976d2015-07-12 22:28:33 +0200258/**
259 * scc_mgr_set() - Set SCC Manager register
260 * @off: Base offset in SCC Manager space
261 * @grp: Read/Write group
262 * @val: Value to be set
263 *
264 * This function sets the SCC Manager (Scan Chain Control Manager) register.
265 */
266static void scc_mgr_set(u32 off, u32 grp, u32 val)
267{
268 writel(val, SDR_PHYGRP_SCCGRP_ADDRESS | off | (grp << 2));
269}
270
Marek Vasute893f4d2015-07-20 07:16:42 +0200271/**
272 * scc_mgr_initialize() - Initialize SCC Manager registers
273 *
274 * Initialize SCC Manager registers.
275 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500276static void scc_mgr_initialize(void)
277{
Dinh Nguyen3da42852015-06-02 22:52:49 -0500278 /*
Marek Vasute893f4d2015-07-20 07:16:42 +0200279 * Clear register file for HPS. 16 (2^4) is the size of the
280 * full register file in the scc mgr:
281 * RFILE_DEPTH = 1 + log2(MEM_DQ_PER_DQS + 1 + MEM_DM_PER_DQS +
282 * MEM_IF_READ_DQS_WIDTH - 1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500283 */
Marek Vasutc76976d2015-07-12 22:28:33 +0200284 int i;
Marek Vasute893f4d2015-07-20 07:16:42 +0200285
Dinh Nguyen3da42852015-06-02 22:52:49 -0500286 for (i = 0; i < 16; i++) {
Marek Vasut7ac40d22015-06-26 18:56:54 +0200287 debug_cond(DLEVEL == 1, "%s:%d: Clearing SCC RFILE index %u\n",
Dinh Nguyen3da42852015-06-02 22:52:49 -0500288 __func__, __LINE__, i);
Marek Vasutc76976d2015-07-12 22:28:33 +0200289 scc_mgr_set(SCC_MGR_HHP_RFILE_OFFSET, 0, i);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500290 }
291}
292
Marek Vasut5ff825b2015-07-12 22:11:55 +0200293static void scc_mgr_set_dqdqs_output_phase(uint32_t write_group, uint32_t phase)
294{
Marek Vasutc76976d2015-07-12 22:28:33 +0200295 scc_mgr_set(SCC_MGR_DQDQS_OUT_PHASE_OFFSET, write_group, phase);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200296}
297
298static void scc_mgr_set_dqs_bus_in_delay(uint32_t read_group, uint32_t delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500299{
Marek Vasutc76976d2015-07-12 22:28:33 +0200300 scc_mgr_set(SCC_MGR_DQS_IN_DELAY_OFFSET, read_group, delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500301}
302
Dinh Nguyen3da42852015-06-02 22:52:49 -0500303static void scc_mgr_set_dqs_en_phase(uint32_t read_group, uint32_t phase)
304{
Marek Vasutc76976d2015-07-12 22:28:33 +0200305 scc_mgr_set(SCC_MGR_DQS_EN_PHASE_OFFSET, read_group, phase);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500306}
307
Marek Vasut5ff825b2015-07-12 22:11:55 +0200308static void scc_mgr_set_dqs_en_delay(uint32_t read_group, uint32_t delay)
309{
Marek Vasutc76976d2015-07-12 22:28:33 +0200310 scc_mgr_set(SCC_MGR_DQS_EN_DELAY_OFFSET, read_group, delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200311}
312
Marek Vasut32675242015-07-17 06:07:13 +0200313static void scc_mgr_set_dqs_io_in_delay(uint32_t delay)
Marek Vasut5ff825b2015-07-12 22:11:55 +0200314{
Marek Vasutc76976d2015-07-12 22:28:33 +0200315 scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
316 delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200317}
318
319static void scc_mgr_set_dq_in_delay(uint32_t dq_in_group, uint32_t delay)
320{
Marek Vasutc76976d2015-07-12 22:28:33 +0200321 scc_mgr_set(SCC_MGR_IO_IN_DELAY_OFFSET, dq_in_group, delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200322}
323
324static void scc_mgr_set_dq_out1_delay(uint32_t dq_in_group, uint32_t delay)
325{
Marek Vasutc76976d2015-07-12 22:28:33 +0200326 scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, dq_in_group, delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200327}
328
Marek Vasut32675242015-07-17 06:07:13 +0200329static void scc_mgr_set_dqs_out1_delay(uint32_t delay)
Marek Vasut5ff825b2015-07-12 22:11:55 +0200330{
Marek Vasutc76976d2015-07-12 22:28:33 +0200331 scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET, RW_MGR_MEM_DQ_PER_WRITE_DQS,
332 delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200333}
334
335static void scc_mgr_set_dm_out1_delay(uint32_t dm, uint32_t delay)
336{
Marek Vasutc76976d2015-07-12 22:28:33 +0200337 scc_mgr_set(SCC_MGR_IO_OUT1_DELAY_OFFSET,
338 RW_MGR_MEM_DQ_PER_WRITE_DQS + 1 + dm,
339 delay);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200340}
341
342/* load up dqs config settings */
343static void scc_mgr_load_dqs(uint32_t dqs)
344{
345 writel(dqs, &sdr_scc_mgr->dqs_ena);
346}
347
348/* load up dqs io config settings */
349static void scc_mgr_load_dqs_io(void)
350{
351 writel(0, &sdr_scc_mgr->dqs_io_ena);
352}
353
354/* load up dq config settings */
355static void scc_mgr_load_dq(uint32_t dq_in_group)
356{
357 writel(dq_in_group, &sdr_scc_mgr->dq_ena);
358}
359
360/* load up dm config settings */
361static void scc_mgr_load_dm(uint32_t dm)
362{
363 writel(dm, &sdr_scc_mgr->dm_ena);
364}
365
Marek Vasut0b69b802015-07-12 23:25:21 +0200366/**
367 * scc_mgr_set_all_ranks() - Set SCC Manager register for all ranks
368 * @off: Base offset in SCC Manager space
369 * @grp: Read/Write group
370 * @val: Value to be set
371 * @update: If non-zero, trigger SCC Manager update for all ranks
372 *
373 * This function sets the SCC Manager (Scan Chain Control Manager) register
374 * and optionally triggers the SCC update for all ranks.
375 */
376static void scc_mgr_set_all_ranks(const u32 off, const u32 grp, const u32 val,
377 const int update)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500378{
Marek Vasut0b69b802015-07-12 23:25:21 +0200379 u32 r;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500380
381 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
382 r += NUM_RANKS_PER_SHADOW_REG) {
Marek Vasut0b69b802015-07-12 23:25:21 +0200383 scc_mgr_set(off, grp, val);
Marek Vasut162d60e2015-07-12 23:14:33 +0200384
Marek Vasut0b69b802015-07-12 23:25:21 +0200385 if (update || (r == 0)) {
386 writel(grp, &sdr_scc_mgr->dqs_ena);
Marek Vasut1273dd92015-07-12 21:05:08 +0200387 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500388 }
389 }
390}
391
Marek Vasut0b69b802015-07-12 23:25:21 +0200392static void scc_mgr_set_dqs_en_phase_all_ranks(u32 read_group, u32 phase)
393{
394 /*
395 * USER although the h/w doesn't support different phases per
396 * shadow register, for simplicity our scc manager modeling
397 * keeps different phase settings per shadow reg, and it's
398 * important for us to keep them in sync to match h/w.
399 * for efficiency, the scan chain update should occur only
400 * once to sr0.
401 */
402 scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_PHASE_OFFSET,
403 read_group, phase, 0);
404}
405
Dinh Nguyen3da42852015-06-02 22:52:49 -0500406static void scc_mgr_set_dqdqs_output_phase_all_ranks(uint32_t write_group,
407 uint32_t phase)
408{
Marek Vasut0b69b802015-07-12 23:25:21 +0200409 /*
410 * USER although the h/w doesn't support different phases per
411 * shadow register, for simplicity our scc manager modeling
412 * keeps different phase settings per shadow reg, and it's
413 * important for us to keep them in sync to match h/w.
414 * for efficiency, the scan chain update should occur only
415 * once to sr0.
416 */
417 scc_mgr_set_all_ranks(SCC_MGR_DQDQS_OUT_PHASE_OFFSET,
418 write_group, phase, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500419}
420
Dinh Nguyen3da42852015-06-02 22:52:49 -0500421static void scc_mgr_set_dqs_en_delay_all_ranks(uint32_t read_group,
422 uint32_t delay)
423{
Dinh Nguyen3da42852015-06-02 22:52:49 -0500424 /*
425 * In shadow register mode, the T11 settings are stored in
426 * registers in the core, which are updated by the DQS_ENA
427 * signals. Not issuing the SCC_MGR_UPD command allows us to
428 * save lots of rank switching overhead, by calling
429 * select_shadow_regs_for_update with update_scan_chains
430 * set to 0.
431 */
Marek Vasut0b69b802015-07-12 23:25:21 +0200432 scc_mgr_set_all_ranks(SCC_MGR_DQS_EN_DELAY_OFFSET,
433 read_group, delay, 1);
Marek Vasut1273dd92015-07-12 21:05:08 +0200434 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500435}
436
Marek Vasut5be355c2015-07-12 23:39:06 +0200437/**
438 * scc_mgr_set_oct_out1_delay() - Set OCT output delay
439 * @write_group: Write group
440 * @delay: Delay value
441 *
442 * This function sets the OCT output delay in SCC manager.
443 */
444static void scc_mgr_set_oct_out1_delay(const u32 write_group, const u32 delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500445{
Marek Vasut5be355c2015-07-12 23:39:06 +0200446 const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
447 RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
448 const int base = write_group * ratio;
449 int i;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500450 /*
451 * Load the setting in the SCC manager
452 * Although OCT affects only write data, the OCT delay is controlled
453 * by the DQS logic block which is instantiated once per read group.
454 * For protocols where a write group consists of multiple read groups,
455 * the setting must be set multiple times.
456 */
Marek Vasut5be355c2015-07-12 23:39:06 +0200457 for (i = 0; i < ratio; i++)
458 scc_mgr_set(SCC_MGR_OCT_OUT1_DELAY_OFFSET, base + i, delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500459}
460
Marek Vasut37a37ca2015-07-19 01:32:55 +0200461/**
462 * scc_mgr_set_hhp_extras() - Set HHP extras.
463 *
464 * Load the fixed setting in the SCC manager HHP extras.
465 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500466static void scc_mgr_set_hhp_extras(void)
467{
468 /*
469 * Load the fixed setting in the SCC manager
Marek Vasut37a37ca2015-07-19 01:32:55 +0200470 * bits: 0:0 = 1'b1 - DQS bypass
471 * bits: 1:1 = 1'b1 - DQ bypass
472 * bits: 4:2 = 3'b001 - rfifo_mode
473 * bits: 6:5 = 2'b01 - rfifo clock_select
474 * bits: 7:7 = 1'b0 - separate gating from ungating setting
475 * bits: 8:8 = 1'b0 - separate OE from Output delay setting
Dinh Nguyen3da42852015-06-02 22:52:49 -0500476 */
Marek Vasut37a37ca2015-07-19 01:32:55 +0200477 const u32 value = (0 << 8) | (0 << 7) | (1 << 5) |
478 (1 << 2) | (1 << 1) | (1 << 0);
479 const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS |
480 SCC_MGR_HHP_GLOBALS_OFFSET |
481 SCC_MGR_HHP_EXTRAS_OFFSET;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500482
Marek Vasut37a37ca2015-07-19 01:32:55 +0200483 debug_cond(DLEVEL == 1, "%s:%d Setting HHP Extras\n",
484 __func__, __LINE__);
485 writel(value, addr);
486 debug_cond(DLEVEL == 1, "%s:%d Done Setting HHP Extras\n",
487 __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500488}
489
Marek Vasutf42af352015-07-20 04:41:53 +0200490/**
491 * scc_mgr_zero_all() - Zero all DQS config
492 *
493 * Zero all DQS config.
Dinh Nguyen3da42852015-06-02 22:52:49 -0500494 */
495static void scc_mgr_zero_all(void)
496{
Marek Vasutf42af352015-07-20 04:41:53 +0200497 int i, r;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500498
499 /*
500 * USER Zero all DQS config settings, across all groups and all
501 * shadow registers
502 */
Marek Vasutf42af352015-07-20 04:41:53 +0200503 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
504 r += NUM_RANKS_PER_SHADOW_REG) {
Dinh Nguyen3da42852015-06-02 22:52:49 -0500505 for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
506 /*
507 * The phases actually don't exist on a per-rank basis,
508 * but there's no harm updating them several times, so
509 * let's keep the code simple.
510 */
511 scc_mgr_set_dqs_bus_in_delay(i, IO_DQS_IN_RESERVE);
512 scc_mgr_set_dqs_en_phase(i, 0);
513 scc_mgr_set_dqs_en_delay(i, 0);
514 }
515
516 for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
517 scc_mgr_set_dqdqs_output_phase(i, 0);
Marek Vasutf42af352015-07-20 04:41:53 +0200518 /* Arria V/Cyclone V don't have out2. */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500519 scc_mgr_set_oct_out1_delay(i, IO_DQS_OUT_RESERVE);
520 }
521 }
522
Marek Vasutf42af352015-07-20 04:41:53 +0200523 /* Multicast to all DQS group enables. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200524 writel(0xff, &sdr_scc_mgr->dqs_ena);
525 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500526}
527
Marek Vasutc5c5f532015-07-17 02:06:20 +0200528/**
529 * scc_set_bypass_mode() - Set bypass mode and trigger SCC update
530 * @write_group: Write group
531 *
532 * Set bypass mode and trigger SCC update.
533 */
534static void scc_set_bypass_mode(const u32 write_group)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500535{
Marek Vasutc5c5f532015-07-17 02:06:20 +0200536 /* Multicast to all DQ enables. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200537 writel(0xff, &sdr_scc_mgr->dq_ena);
538 writel(0xff, &sdr_scc_mgr->dm_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500539
Marek Vasutc5c5f532015-07-17 02:06:20 +0200540 /* Update current DQS IO enable. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200541 writel(0, &sdr_scc_mgr->dqs_io_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500542
Marek Vasutc5c5f532015-07-17 02:06:20 +0200543 /* Update the DQS logic. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200544 writel(write_group, &sdr_scc_mgr->dqs_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500545
Marek Vasutc5c5f532015-07-17 02:06:20 +0200546 /* Hit update. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200547 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500548}
549
Marek Vasut5e837892015-07-13 00:30:09 +0200550/**
551 * scc_mgr_load_dqs_for_write_group() - Load DQS settings for Write Group
552 * @write_group: Write group
553 *
554 * Load DQS settings for Write Group, do not trigger SCC update.
555 */
556static void scc_mgr_load_dqs_for_write_group(const u32 write_group)
Marek Vasut5ff825b2015-07-12 22:11:55 +0200557{
Marek Vasut5e837892015-07-13 00:30:09 +0200558 const int ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
559 RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
560 const int base = write_group * ratio;
561 int i;
Marek Vasut5ff825b2015-07-12 22:11:55 +0200562 /*
Marek Vasut5e837892015-07-13 00:30:09 +0200563 * Load the setting in the SCC manager
Marek Vasut5ff825b2015-07-12 22:11:55 +0200564 * Although OCT affects only write data, the OCT delay is controlled
565 * by the DQS logic block which is instantiated once per read group.
566 * For protocols where a write group consists of multiple read groups,
Marek Vasut5e837892015-07-13 00:30:09 +0200567 * the setting must be set multiple times.
Marek Vasut5ff825b2015-07-12 22:11:55 +0200568 */
Marek Vasut5e837892015-07-13 00:30:09 +0200569 for (i = 0; i < ratio; i++)
570 writel(base + i, &sdr_scc_mgr->dqs_ena);
Marek Vasut5ff825b2015-07-12 22:11:55 +0200571}
572
Marek Vasutd41ea932015-07-20 08:41:04 +0200573/**
574 * scc_mgr_zero_group() - Zero all configs for a group
575 *
576 * Zero DQ, DM, DQS and OCT configs for a group.
577 */
578static void scc_mgr_zero_group(const u32 write_group, const int out_only)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500579{
Marek Vasutd41ea932015-07-20 08:41:04 +0200580 int i, r;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500581
Marek Vasutd41ea932015-07-20 08:41:04 +0200582 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
583 r += NUM_RANKS_PER_SHADOW_REG) {
584 /* Zero all DQ config settings. */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500585 for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
Marek Vasut07aee5b2015-07-12 22:07:33 +0200586 scc_mgr_set_dq_out1_delay(i, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500587 if (!out_only)
Marek Vasut07aee5b2015-07-12 22:07:33 +0200588 scc_mgr_set_dq_in_delay(i, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500589 }
590
Marek Vasutd41ea932015-07-20 08:41:04 +0200591 /* Multicast to all DQ enables. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200592 writel(0xff, &sdr_scc_mgr->dq_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500593
Marek Vasutd41ea932015-07-20 08:41:04 +0200594 /* Zero all DM config settings. */
595 for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
Marek Vasut07aee5b2015-07-12 22:07:33 +0200596 scc_mgr_set_dm_out1_delay(i, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500597
Marek Vasutd41ea932015-07-20 08:41:04 +0200598 /* Multicast to all DM enables. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200599 writel(0xff, &sdr_scc_mgr->dm_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500600
Marek Vasutd41ea932015-07-20 08:41:04 +0200601 /* Zero all DQS IO settings. */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500602 if (!out_only)
Marek Vasut32675242015-07-17 06:07:13 +0200603 scc_mgr_set_dqs_io_in_delay(0);
Marek Vasutd41ea932015-07-20 08:41:04 +0200604
605 /* Arria V/Cyclone V don't have out2. */
Marek Vasut32675242015-07-17 06:07:13 +0200606 scc_mgr_set_dqs_out1_delay(IO_DQS_OUT_RESERVE);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500607 scc_mgr_set_oct_out1_delay(write_group, IO_DQS_OUT_RESERVE);
608 scc_mgr_load_dqs_for_write_group(write_group);
609
Marek Vasutd41ea932015-07-20 08:41:04 +0200610 /* Multicast to all DQS IO enables (only 1 in total). */
Marek Vasut1273dd92015-07-12 21:05:08 +0200611 writel(0, &sdr_scc_mgr->dqs_io_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500612
Marek Vasutd41ea932015-07-20 08:41:04 +0200613 /* Hit update to zero everything. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200614 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500615 }
616}
617
Dinh Nguyen3da42852015-06-02 22:52:49 -0500618/*
619 * apply and load a particular input delay for the DQ pins in a group
620 * group_bgn is the index of the first dq pin (in the write group)
621 */
Marek Vasut32675242015-07-17 06:07:13 +0200622static void scc_mgr_apply_group_dq_in_delay(uint32_t group_bgn, uint32_t delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500623{
624 uint32_t i, p;
625
626 for (i = 0, p = group_bgn; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++, p++) {
Marek Vasut07aee5b2015-07-12 22:07:33 +0200627 scc_mgr_set_dq_in_delay(p, delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500628 scc_mgr_load_dq(p);
629 }
630}
631
Marek Vasut300c2e62015-07-17 05:42:49 +0200632/**
633 * scc_mgr_apply_group_dq_out1_delay() - Apply and load an output delay for the DQ pins in a group
634 * @delay: Delay value
635 *
636 * Apply and load a particular output delay for the DQ pins in a group.
637 */
638static void scc_mgr_apply_group_dq_out1_delay(const u32 delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500639{
Marek Vasut300c2e62015-07-17 05:42:49 +0200640 int i;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500641
Marek Vasut300c2e62015-07-17 05:42:49 +0200642 for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
643 scc_mgr_set_dq_out1_delay(i, delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500644 scc_mgr_load_dq(i);
645 }
646}
647
648/* apply and load a particular output delay for the DM pins in a group */
Marek Vasut32675242015-07-17 06:07:13 +0200649static void scc_mgr_apply_group_dm_out1_delay(uint32_t delay1)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500650{
651 uint32_t i;
652
653 for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++) {
Marek Vasut07aee5b2015-07-12 22:07:33 +0200654 scc_mgr_set_dm_out1_delay(i, delay1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500655 scc_mgr_load_dm(i);
656 }
657}
658
659
660/* apply and load delay on both DQS and OCT out1 */
661static void scc_mgr_apply_group_dqs_io_and_oct_out1(uint32_t write_group,
662 uint32_t delay)
663{
Marek Vasut32675242015-07-17 06:07:13 +0200664 scc_mgr_set_dqs_out1_delay(delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500665 scc_mgr_load_dqs_io();
666
667 scc_mgr_set_oct_out1_delay(write_group, delay);
668 scc_mgr_load_dqs_for_write_group(write_group);
669}
670
Marek Vasut5cb1b502015-07-17 05:33:28 +0200671/**
672 * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side: DQ, DM, DQS, OCT
673 * @write_group: Write group
674 * @delay: Delay value
675 *
676 * Apply a delay to the entire output side: DQ, DM, DQS, OCT.
677 */
Marek Vasut8eccde32015-07-17 05:30:14 +0200678static void scc_mgr_apply_group_all_out_delay_add(const u32 write_group,
Marek Vasut8eccde32015-07-17 05:30:14 +0200679 const u32 delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500680{
Marek Vasut8eccde32015-07-17 05:30:14 +0200681 u32 i, new_delay;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500682
Marek Vasut8eccde32015-07-17 05:30:14 +0200683 /* DQ shift */
684 for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500685 scc_mgr_load_dq(i);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500686
Marek Vasut8eccde32015-07-17 05:30:14 +0200687 /* DM shift */
688 for (i = 0; i < RW_MGR_NUM_DM_PER_WRITE_GROUP; i++)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500689 scc_mgr_load_dm(i);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500690
Marek Vasut5cb1b502015-07-17 05:33:28 +0200691 /* DQS shift */
692 new_delay = READ_SCC_DQS_IO_OUT2_DELAY + delay;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500693 if (new_delay > IO_IO_OUT2_DELAY_MAX) {
Marek Vasut5cb1b502015-07-17 05:33:28 +0200694 debug_cond(DLEVEL == 1,
695 "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
696 __func__, __LINE__, write_group, delay, new_delay,
697 IO_IO_OUT2_DELAY_MAX,
Dinh Nguyen3da42852015-06-02 22:52:49 -0500698 new_delay - IO_IO_OUT2_DELAY_MAX);
Marek Vasut5cb1b502015-07-17 05:33:28 +0200699 new_delay -= IO_IO_OUT2_DELAY_MAX;
700 scc_mgr_set_dqs_out1_delay(new_delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500701 }
702
703 scc_mgr_load_dqs_io();
704
Marek Vasut5cb1b502015-07-17 05:33:28 +0200705 /* OCT shift */
706 new_delay = READ_SCC_OCT_OUT2_DELAY + delay;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500707 if (new_delay > IO_IO_OUT2_DELAY_MAX) {
Marek Vasut5cb1b502015-07-17 05:33:28 +0200708 debug_cond(DLEVEL == 1,
709 "%s:%d (%u, %u) DQS: %u > %d; adding %u to OUT1\n",
710 __func__, __LINE__, write_group, delay,
711 new_delay, IO_IO_OUT2_DELAY_MAX,
Dinh Nguyen3da42852015-06-02 22:52:49 -0500712 new_delay - IO_IO_OUT2_DELAY_MAX);
Marek Vasut5cb1b502015-07-17 05:33:28 +0200713 new_delay -= IO_IO_OUT2_DELAY_MAX;
714 scc_mgr_set_oct_out1_delay(write_group, new_delay);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500715 }
716
717 scc_mgr_load_dqs_for_write_group(write_group);
718}
719
Marek Vasutf51a7d32015-07-19 02:18:21 +0200720/**
721 * scc_mgr_apply_group_all_out_delay_add() - Apply a delay to the entire output side to all ranks
722 * @write_group: Write group
723 * @delay: Delay value
724 *
725 * Apply a delay to the entire output side (DQ, DM, DQS, OCT) to all ranks.
Dinh Nguyen3da42852015-06-02 22:52:49 -0500726 */
Marek Vasutf51a7d32015-07-19 02:18:21 +0200727static void
728scc_mgr_apply_group_all_out_delay_add_all_ranks(const u32 write_group,
729 const u32 delay)
Dinh Nguyen3da42852015-06-02 22:52:49 -0500730{
Marek Vasutf51a7d32015-07-19 02:18:21 +0200731 int r;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500732
733 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
Marek Vasutf51a7d32015-07-19 02:18:21 +0200734 r += NUM_RANKS_PER_SHADOW_REG) {
Marek Vasut5cb1b502015-07-17 05:33:28 +0200735 scc_mgr_apply_group_all_out_delay_add(write_group, delay);
Marek Vasut1273dd92015-07-12 21:05:08 +0200736 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500737 }
738}
739
Marek Vasutf936f942015-07-26 11:07:19 +0200740/**
741 * set_jump_as_return() - Return instruction optimization
742 *
743 * Optimization used to recover some slots in ddr3 inst_rom could be
744 * applied to other protocols if we wanted to
745 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500746static void set_jump_as_return(void)
747{
Dinh Nguyen3da42852015-06-02 22:52:49 -0500748 /*
Marek Vasutf936f942015-07-26 11:07:19 +0200749 * To save space, we replace return with jump to special shared
Dinh Nguyen3da42852015-06-02 22:52:49 -0500750 * RETURN instruction so we set the counter to large value so that
Marek Vasutf936f942015-07-26 11:07:19 +0200751 * we always jump.
Dinh Nguyen3da42852015-06-02 22:52:49 -0500752 */
Marek Vasut1273dd92015-07-12 21:05:08 +0200753 writel(0xff, &sdr_rw_load_mgr_regs->load_cntr0);
754 writel(RW_MGR_RETURN, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500755}
756
757/*
758 * should always use constants as argument to ensure all computations are
759 * performed at compile time
760 */
761static void delay_for_n_mem_clocks(const uint32_t clocks)
762{
763 uint32_t afi_clocks;
764 uint8_t inner = 0;
765 uint8_t outer = 0;
766 uint16_t c_loop = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -0500767
768 debug("%s:%d: clocks=%u ... start\n", __func__, __LINE__, clocks);
769
770
771 afi_clocks = (clocks + AFI_RATE_RATIO-1) / AFI_RATE_RATIO;
772 /* scale (rounding up) to get afi clocks */
773
774 /*
775 * Note, we don't bother accounting for being off a little bit
776 * because of a few extra instructions in outer loops
777 * Note, the loops have a test at the end, and do the test before
778 * the decrement, and so always perform the loop
779 * 1 time more than the counter value
780 */
781 if (afi_clocks == 0) {
782 ;
783 } else if (afi_clocks <= 0x100) {
784 inner = afi_clocks-1;
785 outer = 0;
786 c_loop = 0;
787 } else if (afi_clocks <= 0x10000) {
788 inner = 0xff;
789 outer = (afi_clocks-1) >> 8;
790 c_loop = 0;
791 } else {
792 inner = 0xff;
793 outer = 0xff;
794 c_loop = (afi_clocks-1) >> 16;
795 }
796
797 /*
798 * rom instructions are structured as follows:
799 *
800 * IDLE_LOOP2: jnz cntr0, TARGET_A
801 * IDLE_LOOP1: jnz cntr1, TARGET_B
802 * return
803 *
804 * so, when doing nested loops, TARGET_A is set to IDLE_LOOP2, and
805 * TARGET_B is set to IDLE_LOOP2 as well
806 *
807 * if we have no outer loop, though, then we can use IDLE_LOOP1 only,
808 * and set TARGET_B to IDLE_LOOP1 and we skip IDLE_LOOP2 entirely
809 *
810 * a little confusing, but it helps save precious space in the inst_rom
811 * and sequencer rom and keeps the delays more accurate and reduces
812 * overhead
813 */
814 if (afi_clocks <= 0x100) {
Marek Vasut1273dd92015-07-12 21:05:08 +0200815 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
816 &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500817
Marek Vasut1273dd92015-07-12 21:05:08 +0200818 writel(RW_MGR_IDLE_LOOP1,
819 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500820
Marek Vasut1273dd92015-07-12 21:05:08 +0200821 writel(RW_MGR_IDLE_LOOP1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
822 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500823 } else {
Marek Vasut1273dd92015-07-12 21:05:08 +0200824 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(inner),
825 &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500826
Marek Vasut1273dd92015-07-12 21:05:08 +0200827 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(outer),
828 &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500829
Marek Vasut1273dd92015-07-12 21:05:08 +0200830 writel(RW_MGR_IDLE_LOOP2,
831 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500832
Marek Vasut1273dd92015-07-12 21:05:08 +0200833 writel(RW_MGR_IDLE_LOOP2,
834 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500835
836 /* hack to get around compiler not being smart enough */
837 if (afi_clocks <= 0x10000) {
838 /* only need to run once */
Marek Vasut1273dd92015-07-12 21:05:08 +0200839 writel(RW_MGR_IDLE_LOOP2, SDR_PHYGRP_RWMGRGRP_ADDRESS |
840 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500841 } else {
842 do {
Marek Vasut1273dd92015-07-12 21:05:08 +0200843 writel(RW_MGR_IDLE_LOOP2,
844 SDR_PHYGRP_RWMGRGRP_ADDRESS |
845 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500846 } while (c_loop-- != 0);
847 }
848 }
849 debug("%s:%d clocks=%u ... end\n", __func__, __LINE__, clocks);
850}
851
Marek Vasut944fe712015-07-13 00:44:30 +0200852/**
853 * rw_mgr_mem_init_load_regs() - Load instruction registers
854 * @cntr0: Counter 0 value
855 * @cntr1: Counter 1 value
856 * @cntr2: Counter 2 value
857 * @jump: Jump instruction value
858 *
859 * Load instruction registers.
860 */
861static void rw_mgr_mem_init_load_regs(u32 cntr0, u32 cntr1, u32 cntr2, u32 jump)
862{
863 uint32_t grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
864 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
865
866 /* Load counters */
867 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr0),
868 &sdr_rw_load_mgr_regs->load_cntr0);
869 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr1),
870 &sdr_rw_load_mgr_regs->load_cntr1);
871 writel(SKIP_DELAY_LOOP_VALUE_OR_ZERO(cntr2),
872 &sdr_rw_load_mgr_regs->load_cntr2);
873
874 /* Load jump address */
875 writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
876 writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add1);
877 writel(jump, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
878
879 /* Execute count instruction */
880 writel(jump, grpaddr);
881}
882
Marek Vasutecd23342015-07-13 00:51:05 +0200883/**
884 * rw_mgr_mem_load_user() - Load user calibration values
885 * @fin1: Final instruction 1
886 * @fin2: Final instruction 2
887 * @precharge: If 1, precharge the banks at the end
888 *
889 * Load user calibration values and optionally precharge the banks.
890 */
891static void rw_mgr_mem_load_user(const u32 fin1, const u32 fin2,
892 const int precharge)
893{
894 u32 grpaddr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
895 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
896 u32 r;
897
898 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
899 if (param->skip_ranks[r]) {
900 /* request to skip the rank */
901 continue;
902 }
903
904 /* set rank */
905 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
906
907 /* precharge all banks ... */
908 if (precharge)
909 writel(RW_MGR_PRECHARGE_ALL, grpaddr);
910
911 /*
912 * USER Use Mirror-ed commands for odd ranks if address
913 * mirrorring is on
914 */
915 if ((RW_MGR_MEM_ADDRESS_MIRRORING >> r) & 0x1) {
916 set_jump_as_return();
917 writel(RW_MGR_MRS2_MIRR, grpaddr);
918 delay_for_n_mem_clocks(4);
919 set_jump_as_return();
920 writel(RW_MGR_MRS3_MIRR, grpaddr);
921 delay_for_n_mem_clocks(4);
922 set_jump_as_return();
923 writel(RW_MGR_MRS1_MIRR, grpaddr);
924 delay_for_n_mem_clocks(4);
925 set_jump_as_return();
926 writel(fin1, grpaddr);
927 } else {
928 set_jump_as_return();
929 writel(RW_MGR_MRS2, grpaddr);
930 delay_for_n_mem_clocks(4);
931 set_jump_as_return();
932 writel(RW_MGR_MRS3, grpaddr);
933 delay_for_n_mem_clocks(4);
934 set_jump_as_return();
935 writel(RW_MGR_MRS1, grpaddr);
936 set_jump_as_return();
937 writel(fin2, grpaddr);
938 }
939
940 if (precharge)
941 continue;
942
943 set_jump_as_return();
944 writel(RW_MGR_ZQCL, grpaddr);
945
946 /* tZQinit = tDLLK = 512 ck cycles */
947 delay_for_n_mem_clocks(512);
948 }
949}
950
Marek Vasut8e9d7d02015-07-26 10:57:06 +0200951/**
952 * rw_mgr_mem_initialize() - Initialize RW Manager
953 *
954 * Initialize RW Manager.
955 */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500956static void rw_mgr_mem_initialize(void)
957{
Dinh Nguyen3da42852015-06-02 22:52:49 -0500958 debug("%s:%d\n", __func__, __LINE__);
959
960 /* The reset / cke part of initialization is broadcasted to all ranks */
Marek Vasut1273dd92015-07-12 21:05:08 +0200961 writel(RW_MGR_RANK_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
962 RW_MGR_SET_CS_AND_ODT_MASK_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500963
964 /*
965 * Here's how you load register for a loop
966 * Counters are located @ 0x800
967 * Jump address are located @ 0xC00
968 * For both, registers 0 to 3 are selected using bits 3 and 2, like
969 * in 0x800, 0x804, 0x808, 0x80C and 0xC00, 0xC04, 0xC08, 0xC0C
970 * I know this ain't pretty, but Avalon bus throws away the 2 least
971 * significant bits
972 */
973
Marek Vasut8e9d7d02015-07-26 10:57:06 +0200974 /* Start with memory RESET activated */
Dinh Nguyen3da42852015-06-02 22:52:49 -0500975
976 /* tINIT = 200us */
977
978 /*
979 * 200us @ 266MHz (3.75 ns) ~ 54000 clock cycles
980 * If a and b are the number of iteration in 2 nested loops
981 * it takes the following number of cycles to complete the operation:
982 * number_of_cycles = ((2 + n) * a + 2) * b
983 * where n is the number of instruction in the inner loop
984 * One possible solution is n = 0 , a = 256 , b = 106 => a = FF,
985 * b = 6A
986 */
Marek Vasut944fe712015-07-13 00:44:30 +0200987 rw_mgr_mem_init_load_regs(SEQ_TINIT_CNTR0_VAL, SEQ_TINIT_CNTR1_VAL,
988 SEQ_TINIT_CNTR2_VAL,
989 RW_MGR_INIT_RESET_0_CKE_0);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500990
Marek Vasut8e9d7d02015-07-26 10:57:06 +0200991 /* Indicate that memory is stable. */
Marek Vasut1273dd92015-07-12 21:05:08 +0200992 writel(1, &phy_mgr_cfg->reset_mem_stbl);
Dinh Nguyen3da42852015-06-02 22:52:49 -0500993
994 /*
995 * transition the RESET to high
996 * Wait for 500us
997 */
998
999 /*
1000 * 500us @ 266MHz (3.75 ns) ~ 134000 clock cycles
1001 * If a and b are the number of iteration in 2 nested loops
1002 * it takes the following number of cycles to complete the operation
1003 * number_of_cycles = ((2 + n) * a + 2) * b
1004 * where n is the number of instruction in the inner loop
1005 * One possible solution is n = 2 , a = 131 , b = 256 => a = 83,
1006 * b = FF
1007 */
Marek Vasut944fe712015-07-13 00:44:30 +02001008 rw_mgr_mem_init_load_regs(SEQ_TRESET_CNTR0_VAL, SEQ_TRESET_CNTR1_VAL,
1009 SEQ_TRESET_CNTR2_VAL,
1010 RW_MGR_INIT_RESET_1_CKE_0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001011
Marek Vasut8e9d7d02015-07-26 10:57:06 +02001012 /* Bring up clock enable. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001013
1014 /* tXRP < 250 ck cycles */
1015 delay_for_n_mem_clocks(250);
1016
Marek Vasutecd23342015-07-13 00:51:05 +02001017 rw_mgr_mem_load_user(RW_MGR_MRS0_DLL_RESET_MIRR, RW_MGR_MRS0_DLL_RESET,
1018 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001019}
1020
1021/*
1022 * At the end of calibration we have to program the user settings in, and
1023 * USER hand off the memory to the user.
1024 */
1025static void rw_mgr_mem_handoff(void)
1026{
Marek Vasutecd23342015-07-13 00:51:05 +02001027 rw_mgr_mem_load_user(RW_MGR_MRS0_USER_MIRR, RW_MGR_MRS0_USER, 1);
1028 /*
1029 * USER need to wait tMOD (12CK or 15ns) time before issuing
1030 * other commands, but we will have plenty of NIOS cycles before
1031 * actual handoff so its okay.
1032 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001033}
1034
Marek Vasutad64769c2015-07-21 05:43:37 +02001035/*
1036 * issue write test command.
1037 * two variants are provided. one that just tests a write pattern and
1038 * another that tests datamask functionality.
1039 */
1040static void rw_mgr_mem_calibrate_write_test_issue(uint32_t group,
1041 uint32_t test_dm)
1042{
1043 uint32_t mcc_instruction;
1044 uint32_t quick_write_mode = (((STATIC_CALIB_STEPS) & CALIB_SKIP_WRITES) &&
1045 ENABLE_SUPER_QUICK_CALIBRATION);
1046 uint32_t rw_wl_nop_cycles;
1047 uint32_t addr;
1048
1049 /*
1050 * Set counter and jump addresses for the right
1051 * number of NOP cycles.
1052 * The number of supported NOP cycles can range from -1 to infinity
1053 * Three different cases are handled:
1054 *
1055 * 1. For a number of NOP cycles greater than 0, the RW Mgr looping
1056 * mechanism will be used to insert the right number of NOPs
1057 *
1058 * 2. For a number of NOP cycles equals to 0, the micro-instruction
1059 * issuing the write command will jump straight to the
1060 * micro-instruction that turns on DQS (for DDRx), or outputs write
1061 * data (for RLD), skipping
1062 * the NOP micro-instruction all together
1063 *
1064 * 3. A number of NOP cycles equal to -1 indicates that DQS must be
1065 * turned on in the same micro-instruction that issues the write
1066 * command. Then we need
1067 * to directly jump to the micro-instruction that sends out the data
1068 *
1069 * NOTE: Implementing this mechanism uses 2 RW Mgr jump-counters
1070 * (2 and 3). One jump-counter (0) is used to perform multiple
1071 * write-read operations.
1072 * one counter left to issue this command in "multiple-group" mode
1073 */
1074
1075 rw_wl_nop_cycles = gbl->rw_wl_nop_cycles;
1076
1077 if (rw_wl_nop_cycles == -1) {
1078 /*
1079 * CNTR 2 - We want to execute the special write operation that
1080 * turns on DQS right away and then skip directly to the
1081 * instruction that sends out the data. We set the counter to a
1082 * large number so that the jump is always taken.
1083 */
1084 writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
1085
1086 /* CNTR 3 - Not used */
1087 if (test_dm) {
1088 mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0_WL_1;
1089 writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DATA,
1090 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1091 writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
1092 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
1093 } else {
1094 mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0_WL_1;
1095 writel(RW_MGR_LFSR_WR_RD_BANK_0_DATA,
1096 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1097 writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
1098 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
1099 }
1100 } else if (rw_wl_nop_cycles == 0) {
1101 /*
1102 * CNTR 2 - We want to skip the NOP operation and go straight
1103 * to the DQS enable instruction. We set the counter to a large
1104 * number so that the jump is always taken.
1105 */
1106 writel(0xFF, &sdr_rw_load_mgr_regs->load_cntr2);
1107
1108 /* CNTR 3 - Not used */
1109 if (test_dm) {
1110 mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
1111 writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_DQS,
1112 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1113 } else {
1114 mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
1115 writel(RW_MGR_LFSR_WR_RD_BANK_0_DQS,
1116 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1117 }
1118 } else {
1119 /*
1120 * CNTR 2 - In this case we want to execute the next instruction
1121 * and NOT take the jump. So we set the counter to 0. The jump
1122 * address doesn't count.
1123 */
1124 writel(0x0, &sdr_rw_load_mgr_regs->load_cntr2);
1125 writel(0x0, &sdr_rw_load_jump_mgr_regs->load_jump_add2);
1126
1127 /*
1128 * CNTR 3 - Set the nop counter to the number of cycles we
1129 * need to loop for, minus 1.
1130 */
1131 writel(rw_wl_nop_cycles - 1, &sdr_rw_load_mgr_regs->load_cntr3);
1132 if (test_dm) {
1133 mcc_instruction = RW_MGR_LFSR_WR_RD_DM_BANK_0;
1134 writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_NOP,
1135 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
1136 } else {
1137 mcc_instruction = RW_MGR_LFSR_WR_RD_BANK_0;
1138 writel(RW_MGR_LFSR_WR_RD_BANK_0_NOP,
1139 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
1140 }
1141 }
1142
1143 writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
1144 RW_MGR_RESET_READ_DATAPATH_OFFSET);
1145
1146 if (quick_write_mode)
1147 writel(0x08, &sdr_rw_load_mgr_regs->load_cntr0);
1148 else
1149 writel(0x40, &sdr_rw_load_mgr_regs->load_cntr0);
1150
1151 writel(mcc_instruction, &sdr_rw_load_jump_mgr_regs->load_jump_add0);
1152
1153 /*
1154 * CNTR 1 - This is used to ensure enough time elapses
1155 * for read data to come back.
1156 */
1157 writel(0x30, &sdr_rw_load_mgr_regs->load_cntr1);
1158
1159 if (test_dm) {
1160 writel(RW_MGR_LFSR_WR_RD_DM_BANK_0_WAIT,
1161 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
1162 } else {
1163 writel(RW_MGR_LFSR_WR_RD_BANK_0_WAIT,
1164 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
1165 }
1166
1167 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1168 writel(mcc_instruction, addr + (group << 2));
1169}
1170
Marek Vasut4a82854b2015-07-21 05:57:11 +02001171/**
1172 * rw_mgr_mem_calibrate_write_test() - Test writes, check for single/multiple pass
1173 * @rank_bgn: Rank number
1174 * @write_group: Write Group
1175 * @use_dm: Use DM
1176 * @all_correct: All bits must be correct in the mask
1177 * @bit_chk: Resulting bit mask after the test
1178 * @all_ranks: Test all ranks
1179 *
1180 * Test writes, can check for a single bit pass or multiple bit pass.
1181 */
Marek Vasutb9452ea2015-07-21 05:54:39 +02001182static int
1183rw_mgr_mem_calibrate_write_test(const u32 rank_bgn, const u32 write_group,
1184 const u32 use_dm, const u32 all_correct,
1185 u32 *bit_chk, const u32 all_ranks)
Marek Vasutad64769c2015-07-21 05:43:37 +02001186{
Marek Vasutb9452ea2015-07-21 05:54:39 +02001187 const u32 rank_end = all_ranks ?
1188 RW_MGR_MEM_NUMBER_OF_RANKS :
1189 (rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1190 const u32 shift_ratio = RW_MGR_MEM_DQ_PER_WRITE_DQS /
1191 RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS;
1192 const u32 correct_mask_vg = param->write_correct_mask_vg;
1193
1194 u32 tmp_bit_chk, base_rw_mgr;
1195 int vg, r;
Marek Vasutad64769c2015-07-21 05:43:37 +02001196
1197 *bit_chk = param->write_correct_mask;
Marek Vasutad64769c2015-07-21 05:43:37 +02001198
1199 for (r = rank_bgn; r < rank_end; r++) {
Marek Vasutb9452ea2015-07-21 05:54:39 +02001200 /* Request to skip the rank */
1201 if (param->skip_ranks[r])
Marek Vasutad64769c2015-07-21 05:43:37 +02001202 continue;
Marek Vasutad64769c2015-07-21 05:43:37 +02001203
Marek Vasutb9452ea2015-07-21 05:54:39 +02001204 /* Set rank */
Marek Vasutad64769c2015-07-21 05:43:37 +02001205 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1206
1207 tmp_bit_chk = 0;
Marek Vasutb9452ea2015-07-21 05:54:39 +02001208 for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS - 1;
1209 vg >= 0; vg--) {
1210 /* Reset the FIFOs to get pointers to known state. */
Marek Vasutad64769c2015-07-21 05:43:37 +02001211 writel(0, &phy_mgr_cmd->fifo_reset);
1212
Marek Vasutb9452ea2015-07-21 05:54:39 +02001213 rw_mgr_mem_calibrate_write_test_issue(
1214 write_group *
1215 RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS + vg,
Marek Vasutad64769c2015-07-21 05:43:37 +02001216 use_dm);
1217
Marek Vasutb9452ea2015-07-21 05:54:39 +02001218 base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
1219 tmp_bit_chk <<= shift_ratio;
1220 tmp_bit_chk |= (correct_mask_vg & ~(base_rw_mgr));
Marek Vasutad64769c2015-07-21 05:43:37 +02001221 }
Marek Vasutb9452ea2015-07-21 05:54:39 +02001222
Marek Vasutad64769c2015-07-21 05:43:37 +02001223 *bit_chk &= tmp_bit_chk;
1224 }
1225
Marek Vasutb9452ea2015-07-21 05:54:39 +02001226 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
Marek Vasutad64769c2015-07-21 05:43:37 +02001227 if (all_correct) {
Marek Vasutb9452ea2015-07-21 05:54:39 +02001228 debug_cond(DLEVEL == 2,
1229 "write_test(%u,%u,ALL) : %u == %u => %i\n",
1230 write_group, use_dm, *bit_chk,
1231 param->write_correct_mask,
1232 *bit_chk == param->write_correct_mask);
Marek Vasutad64769c2015-07-21 05:43:37 +02001233 return *bit_chk == param->write_correct_mask;
1234 } else {
1235 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
Marek Vasutb9452ea2015-07-21 05:54:39 +02001236 debug_cond(DLEVEL == 2,
1237 "write_test(%u,%u,ONE) : %u != %i => %i\n",
1238 write_group, use_dm, *bit_chk, 0, *bit_chk != 0);
Marek Vasutad64769c2015-07-21 05:43:37 +02001239 return *bit_chk != 0x00;
1240 }
1241}
1242
Marek Vasutd844c7d2015-07-18 03:55:07 +02001243/**
1244 * rw_mgr_mem_calibrate_read_test_patterns() - Read back test patterns
1245 * @rank_bgn: Rank number
1246 * @group: Read/Write Group
1247 * @all_ranks: Test all ranks
1248 *
1249 * Performs a guaranteed read on the patterns we are going to use during a
1250 * read test to ensure memory works.
Dinh Nguyen3da42852015-06-02 22:52:49 -05001251 */
Marek Vasutd844c7d2015-07-18 03:55:07 +02001252static int
1253rw_mgr_mem_calibrate_read_test_patterns(const u32 rank_bgn, const u32 group,
1254 const u32 all_ranks)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001255{
Marek Vasutd844c7d2015-07-18 03:55:07 +02001256 const u32 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1257 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1258 const u32 addr_offset =
1259 (group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS) << 2;
1260 const u32 rank_end = all_ranks ?
1261 RW_MGR_MEM_NUMBER_OF_RANKS :
1262 (rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1263 const u32 shift_ratio = RW_MGR_MEM_DQ_PER_READ_DQS /
1264 RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1265 const u32 correct_mask_vg = param->read_correct_mask_vg;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001266
Marek Vasutd844c7d2015-07-18 03:55:07 +02001267 u32 tmp_bit_chk, base_rw_mgr, bit_chk;
1268 int vg, r;
1269 int ret = 0;
1270
1271 bit_chk = param->read_correct_mask;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001272
1273 for (r = rank_bgn; r < rank_end; r++) {
Marek Vasutd844c7d2015-07-18 03:55:07 +02001274 /* Request to skip the rank */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001275 if (param->skip_ranks[r])
Dinh Nguyen3da42852015-06-02 22:52:49 -05001276 continue;
1277
Marek Vasutd844c7d2015-07-18 03:55:07 +02001278 /* Set rank */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001279 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1280
1281 /* Load up a constant bursts of read commands */
Marek Vasut1273dd92015-07-12 21:05:08 +02001282 writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
1283 writel(RW_MGR_GUARANTEED_READ,
1284 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001285
Marek Vasut1273dd92015-07-12 21:05:08 +02001286 writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
1287 writel(RW_MGR_GUARANTEED_READ_CONT,
1288 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001289
1290 tmp_bit_chk = 0;
Marek Vasutd844c7d2015-07-18 03:55:07 +02001291 for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1;
1292 vg >= 0; vg--) {
1293 /* Reset the FIFOs to get pointers to known state. */
Marek Vasut1273dd92015-07-12 21:05:08 +02001294 writel(0, &phy_mgr_cmd->fifo_reset);
1295 writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
1296 RW_MGR_RESET_READ_DATAPATH_OFFSET);
Marek Vasutd844c7d2015-07-18 03:55:07 +02001297 writel(RW_MGR_GUARANTEED_READ,
1298 addr + addr_offset + (vg << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05001299
Marek Vasut1273dd92015-07-12 21:05:08 +02001300 base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
Marek Vasutd844c7d2015-07-18 03:55:07 +02001301 tmp_bit_chk <<= shift_ratio;
1302 tmp_bit_chk |= correct_mask_vg & ~base_rw_mgr;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001303 }
Marek Vasutd844c7d2015-07-18 03:55:07 +02001304
1305 bit_chk &= tmp_bit_chk;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001306 }
1307
Marek Vasut17fdc912015-07-12 20:05:54 +02001308 writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05001309
1310 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
Marek Vasutd844c7d2015-07-18 03:55:07 +02001311
1312 if (bit_chk != param->read_correct_mask)
1313 ret = -EIO;
1314
1315 debug_cond(DLEVEL == 1,
1316 "%s:%d test_load_patterns(%u,ALL) => (%u == %u) => %i\n",
1317 __func__, __LINE__, group, bit_chk,
1318 param->read_correct_mask, ret);
1319
1320 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001321}
1322
Marek Vasutb6cb7f92015-07-18 03:34:22 +02001323/**
1324 * rw_mgr_mem_calibrate_read_load_patterns() - Load up the patterns for read test
1325 * @rank_bgn: Rank number
1326 * @all_ranks: Test all ranks
1327 *
1328 * Load up the patterns we are going to use during a read test.
1329 */
1330static void rw_mgr_mem_calibrate_read_load_patterns(const u32 rank_bgn,
1331 const int all_ranks)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001332{
Marek Vasutb6cb7f92015-07-18 03:34:22 +02001333 const u32 rank_end = all_ranks ?
1334 RW_MGR_MEM_NUMBER_OF_RANKS :
1335 (rank_bgn + NUM_RANKS_PER_SHADOW_REG);
1336 u32 r;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001337
1338 debug("%s:%d\n", __func__, __LINE__);
Marek Vasutb6cb7f92015-07-18 03:34:22 +02001339
Dinh Nguyen3da42852015-06-02 22:52:49 -05001340 for (r = rank_bgn; r < rank_end; r++) {
1341 if (param->skip_ranks[r])
1342 /* request to skip the rank */
1343 continue;
1344
1345 /* set rank */
1346 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1347
1348 /* Load up a constant bursts */
Marek Vasut1273dd92015-07-12 21:05:08 +02001349 writel(0x20, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001350
Marek Vasut1273dd92015-07-12 21:05:08 +02001351 writel(RW_MGR_GUARANTEED_WRITE_WAIT0,
1352 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001353
Marek Vasut1273dd92015-07-12 21:05:08 +02001354 writel(0x20, &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001355
Marek Vasut1273dd92015-07-12 21:05:08 +02001356 writel(RW_MGR_GUARANTEED_WRITE_WAIT1,
1357 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001358
Marek Vasut1273dd92015-07-12 21:05:08 +02001359 writel(0x04, &sdr_rw_load_mgr_regs->load_cntr2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001360
Marek Vasut1273dd92015-07-12 21:05:08 +02001361 writel(RW_MGR_GUARANTEED_WRITE_WAIT2,
1362 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001363
Marek Vasut1273dd92015-07-12 21:05:08 +02001364 writel(0x04, &sdr_rw_load_mgr_regs->load_cntr3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001365
Marek Vasut1273dd92015-07-12 21:05:08 +02001366 writel(RW_MGR_GUARANTEED_WRITE_WAIT3,
1367 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001368
Marek Vasut1273dd92015-07-12 21:05:08 +02001369 writel(RW_MGR_GUARANTEED_WRITE, SDR_PHYGRP_RWMGRGRP_ADDRESS |
1370 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001371 }
1372
1373 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1374}
1375
Marek Vasut783fcf52015-07-20 03:26:05 +02001376/**
1377 * rw_mgr_mem_calibrate_read_test() - Perform READ test on single rank
1378 * @rank_bgn: Rank number
1379 * @group: Read/Write group
1380 * @num_tries: Number of retries of the test
1381 * @all_correct: All bits must be correct in the mask
1382 * @bit_chk: Resulting bit mask after the test
1383 * @all_groups: Test all R/W groups
1384 * @all_ranks: Test all ranks
1385 *
1386 * Try a read and see if it returns correct data back. Test has dummy reads
1387 * inserted into the mix used to align DQS enable. Test has more thorough
1388 * checks than the regular read test.
Dinh Nguyen3da42852015-06-02 22:52:49 -05001389 */
Marek Vasut3cb8bf32015-07-19 07:48:58 +02001390static int
1391rw_mgr_mem_calibrate_read_test(const u32 rank_bgn, const u32 group,
1392 const u32 num_tries, const u32 all_correct,
1393 u32 *bit_chk,
1394 const u32 all_groups, const u32 all_ranks)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001395{
Marek Vasut3cb8bf32015-07-19 07:48:58 +02001396 const u32 rank_end = all_ranks ? RW_MGR_MEM_NUMBER_OF_RANKS :
Dinh Nguyen3da42852015-06-02 22:52:49 -05001397 (rank_bgn + NUM_RANKS_PER_SHADOW_REG);
Marek Vasut3cb8bf32015-07-19 07:48:58 +02001398 const u32 quick_read_mode =
1399 ((STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS) &&
1400 ENABLE_SUPER_QUICK_CALIBRATION);
1401 u32 correct_mask_vg = param->read_correct_mask_vg;
1402 u32 tmp_bit_chk;
1403 u32 base_rw_mgr;
1404 u32 addr;
1405
1406 int r, vg, ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001407
1408 *bit_chk = param->read_correct_mask;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001409
1410 for (r = rank_bgn; r < rank_end; r++) {
1411 if (param->skip_ranks[r])
1412 /* request to skip the rank */
1413 continue;
1414
1415 /* set rank */
1416 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_READ_WRITE);
1417
Marek Vasut1273dd92015-07-12 21:05:08 +02001418 writel(0x10, &sdr_rw_load_mgr_regs->load_cntr1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001419
Marek Vasut1273dd92015-07-12 21:05:08 +02001420 writel(RW_MGR_READ_B2B_WAIT1,
1421 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001422
Marek Vasut1273dd92015-07-12 21:05:08 +02001423 writel(0x10, &sdr_rw_load_mgr_regs->load_cntr2);
1424 writel(RW_MGR_READ_B2B_WAIT2,
1425 &sdr_rw_load_jump_mgr_regs->load_jump_add2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001426
Dinh Nguyen3da42852015-06-02 22:52:49 -05001427 if (quick_read_mode)
Marek Vasut1273dd92015-07-12 21:05:08 +02001428 writel(0x1, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001429 /* need at least two (1+1) reads to capture failures */
1430 else if (all_groups)
Marek Vasut1273dd92015-07-12 21:05:08 +02001431 writel(0x06, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001432 else
Marek Vasut1273dd92015-07-12 21:05:08 +02001433 writel(0x32, &sdr_rw_load_mgr_regs->load_cntr0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001434
Marek Vasut1273dd92015-07-12 21:05:08 +02001435 writel(RW_MGR_READ_B2B,
1436 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001437 if (all_groups)
1438 writel(RW_MGR_MEM_IF_READ_DQS_WIDTH *
1439 RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1,
Marek Vasut1273dd92015-07-12 21:05:08 +02001440 &sdr_rw_load_mgr_regs->load_cntr3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001441 else
Marek Vasut1273dd92015-07-12 21:05:08 +02001442 writel(0x0, &sdr_rw_load_mgr_regs->load_cntr3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001443
Marek Vasut1273dd92015-07-12 21:05:08 +02001444 writel(RW_MGR_READ_B2B,
1445 &sdr_rw_load_jump_mgr_regs->load_jump_add3);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001446
1447 tmp_bit_chk = 0;
Marek Vasut7ce23bb2015-07-19 07:51:17 +02001448 for (vg = RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS - 1; vg >= 0;
1449 vg--) {
Marek Vasutba522c72015-07-19 07:57:28 +02001450 /* Reset the FIFOs to get pointers to known state. */
Marek Vasut1273dd92015-07-12 21:05:08 +02001451 writel(0, &phy_mgr_cmd->fifo_reset);
1452 writel(0, SDR_PHYGRP_RWMGRGRP_ADDRESS |
1453 RW_MGR_RESET_READ_DATAPATH_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001454
Marek Vasutba522c72015-07-19 07:57:28 +02001455 if (all_groups) {
1456 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1457 RW_MGR_RUN_ALL_GROUPS_OFFSET;
1458 } else {
1459 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS |
1460 RW_MGR_RUN_SINGLE_GROUP_OFFSET;
1461 }
Marek Vasutc4815f72015-07-12 19:03:33 +02001462
Marek Vasut17fdc912015-07-12 20:05:54 +02001463 writel(RW_MGR_READ_B2B, addr +
Dinh Nguyen3da42852015-06-02 22:52:49 -05001464 ((group * RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS +
1465 vg) << 2));
1466
Marek Vasut1273dd92015-07-12 21:05:08 +02001467 base_rw_mgr = readl(SDR_PHYGRP_RWMGRGRP_ADDRESS);
Marek Vasutba522c72015-07-19 07:57:28 +02001468 tmp_bit_chk <<= RW_MGR_MEM_DQ_PER_READ_DQS /
1469 RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS;
1470 tmp_bit_chk |= correct_mask_vg & ~(base_rw_mgr);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001471 }
Marek Vasut7ce23bb2015-07-19 07:51:17 +02001472
Dinh Nguyen3da42852015-06-02 22:52:49 -05001473 *bit_chk &= tmp_bit_chk;
1474 }
1475
Marek Vasutc4815f72015-07-12 19:03:33 +02001476 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_RUN_SINGLE_GROUP_OFFSET;
Marek Vasut17fdc912015-07-12 20:05:54 +02001477 writel(RW_MGR_CLEAR_DQS_ENABLE, addr + (group << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05001478
Marek Vasut3853d652015-07-19 07:44:21 +02001479 set_rank_and_odt_mask(0, RW_MGR_ODT_MODE_OFF);
1480
Dinh Nguyen3da42852015-06-02 22:52:49 -05001481 if (all_correct) {
Marek Vasut3853d652015-07-19 07:44:21 +02001482 ret = (*bit_chk == param->read_correct_mask);
1483 debug_cond(DLEVEL == 2,
1484 "%s:%d read_test(%u,ALL,%u) => (%u == %u) => %i\n",
1485 __func__, __LINE__, group, all_groups, *bit_chk,
1486 param->read_correct_mask, ret);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001487 } else {
Marek Vasut3853d652015-07-19 07:44:21 +02001488 ret = (*bit_chk != 0x00);
1489 debug_cond(DLEVEL == 2,
1490 "%s:%d read_test(%u,ONE,%u) => (%u != %u) => %i\n",
1491 __func__, __LINE__, group, all_groups, *bit_chk,
1492 0, ret);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001493 }
Marek Vasut3853d652015-07-19 07:44:21 +02001494
1495 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001496}
1497
Marek Vasut96df6032015-07-19 07:35:36 +02001498/**
1499 * rw_mgr_mem_calibrate_read_test_all_ranks() - Perform READ test on all ranks
1500 * @grp: Read/Write group
1501 * @num_tries: Number of retries of the test
1502 * @all_correct: All bits must be correct in the mask
1503 * @all_groups: Test all R/W groups
1504 *
1505 * Perform a READ test across all memory ranks.
1506 */
1507static int
1508rw_mgr_mem_calibrate_read_test_all_ranks(const u32 grp, const u32 num_tries,
1509 const u32 all_correct,
1510 const u32 all_groups)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001511{
Marek Vasut96df6032015-07-19 07:35:36 +02001512 u32 bit_chk;
1513 return rw_mgr_mem_calibrate_read_test(0, grp, num_tries, all_correct,
1514 &bit_chk, all_groups, 1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001515}
1516
Marek Vasut60bb8a82015-07-19 06:25:27 +02001517/**
1518 * rw_mgr_incr_vfifo() - Increase VFIFO value
1519 * @grp: Read/Write group
Marek Vasut60bb8a82015-07-19 06:25:27 +02001520 *
1521 * Increase VFIFO value.
1522 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001523static void rw_mgr_incr_vfifo(const u32 grp)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001524{
Marek Vasut1273dd92015-07-12 21:05:08 +02001525 writel(grp, &phy_mgr_cmd->inc_vfifo_hard_phy);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001526}
1527
Marek Vasut60bb8a82015-07-19 06:25:27 +02001528/**
1529 * rw_mgr_decr_vfifo() - Decrease VFIFO value
1530 * @grp: Read/Write group
Marek Vasut60bb8a82015-07-19 06:25:27 +02001531 *
1532 * Decrease VFIFO value.
1533 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001534static void rw_mgr_decr_vfifo(const u32 grp)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001535{
Marek Vasut60bb8a82015-07-19 06:25:27 +02001536 u32 i;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001537
Marek Vasut60bb8a82015-07-19 06:25:27 +02001538 for (i = 0; i < VFIFO_SIZE - 1; i++)
Marek Vasut8c887b62015-07-19 06:37:51 +02001539 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001540}
1541
Marek Vasutd145ca92015-07-19 06:45:43 +02001542/**
1543 * find_vfifo_failing_read() - Push VFIFO to get a failing read
1544 * @grp: Read/Write group
1545 *
1546 * Push VFIFO until a failing read happens.
1547 */
1548static int find_vfifo_failing_read(const u32 grp)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001549{
Marek Vasut96df6032015-07-19 07:35:36 +02001550 u32 v, ret, fail_cnt = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001551
Marek Vasut8c887b62015-07-19 06:37:51 +02001552 for (v = 0; v < VFIFO_SIZE; v++) {
Marek Vasutd145ca92015-07-19 06:45:43 +02001553 debug_cond(DLEVEL == 2, "%s:%d: vfifo %u\n",
Dinh Nguyen3da42852015-06-02 22:52:49 -05001554 __func__, __LINE__, v);
Marek Vasutd145ca92015-07-19 06:45:43 +02001555 ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
Marek Vasut96df6032015-07-19 07:35:36 +02001556 PASS_ONE_BIT, 0);
Marek Vasutd145ca92015-07-19 06:45:43 +02001557 if (!ret) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05001558 fail_cnt++;
1559
1560 if (fail_cnt == 2)
Marek Vasutd145ca92015-07-19 06:45:43 +02001561 return v;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001562 }
1563
Marek Vasutd145ca92015-07-19 06:45:43 +02001564 /* Fiddle with FIFO. */
Marek Vasut8c887b62015-07-19 06:37:51 +02001565 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001566 }
1567
Marek Vasutd145ca92015-07-19 06:45:43 +02001568 /* No failing read found! Something must have gone wrong. */
1569 debug_cond(DLEVEL == 2, "%s:%d: vfifo failed\n", __func__, __LINE__);
1570 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001571}
1572
Marek Vasut192d6f92015-07-19 05:26:49 +02001573/**
Marek Vasut52e8f212015-07-19 07:27:06 +02001574 * sdr_find_phase_delay() - Find DQS enable phase or delay
1575 * @working: If 1, look for working phase/delay, if 0, look for non-working
1576 * @delay: If 1, look for delay, if 0, look for phase
1577 * @grp: Read/Write group
1578 * @work: Working window position
1579 * @work_inc: Working window increment
1580 * @pd: DQS Phase/Delay Iterator
1581 *
1582 * Find working or non-working DQS enable phase setting.
1583 */
1584static int sdr_find_phase_delay(int working, int delay, const u32 grp,
1585 u32 *work, const u32 work_inc, u32 *pd)
1586{
1587 const u32 max = delay ? IO_DQS_EN_DELAY_MAX : IO_DQS_EN_PHASE_MAX;
Marek Vasut96df6032015-07-19 07:35:36 +02001588 u32 ret;
Marek Vasut52e8f212015-07-19 07:27:06 +02001589
1590 for (; *pd <= max; (*pd)++) {
1591 if (delay)
1592 scc_mgr_set_dqs_en_delay_all_ranks(grp, *pd);
1593 else
1594 scc_mgr_set_dqs_en_phase_all_ranks(grp, *pd);
1595
1596 ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
Marek Vasut96df6032015-07-19 07:35:36 +02001597 PASS_ONE_BIT, 0);
Marek Vasut52e8f212015-07-19 07:27:06 +02001598 if (!working)
1599 ret = !ret;
1600
1601 if (ret)
1602 return 0;
1603
1604 if (work)
1605 *work += work_inc;
1606 }
1607
1608 return -EINVAL;
1609}
1610/**
Marek Vasut192d6f92015-07-19 05:26:49 +02001611 * sdr_find_phase() - Find DQS enable phase
1612 * @working: If 1, look for working phase, if 0, look for non-working phase
1613 * @grp: Read/Write group
Marek Vasut192d6f92015-07-19 05:26:49 +02001614 * @work: Working window position
1615 * @i: Iterator
1616 * @p: DQS Phase Iterator
Marek Vasut192d6f92015-07-19 05:26:49 +02001617 *
1618 * Find working or non-working DQS enable phase setting.
1619 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001620static int sdr_find_phase(int working, const u32 grp, u32 *work,
Marek Vasut86a39dc2015-07-19 05:35:40 +02001621 u32 *i, u32 *p)
Marek Vasut192d6f92015-07-19 05:26:49 +02001622{
Marek Vasut192d6f92015-07-19 05:26:49 +02001623 const u32 end = VFIFO_SIZE + (working ? 0 : 1);
Marek Vasut52e8f212015-07-19 07:27:06 +02001624 int ret;
Marek Vasut192d6f92015-07-19 05:26:49 +02001625
1626 for (; *i < end; (*i)++) {
1627 if (working)
1628 *p = 0;
1629
Marek Vasut52e8f212015-07-19 07:27:06 +02001630 ret = sdr_find_phase_delay(working, 0, grp, work,
1631 IO_DELAY_PER_OPA_TAP, p);
1632 if (!ret)
1633 return 0;
Marek Vasut192d6f92015-07-19 05:26:49 +02001634
1635 if (*p > IO_DQS_EN_PHASE_MAX) {
1636 /* Fiddle with FIFO. */
Marek Vasut8c887b62015-07-19 06:37:51 +02001637 rw_mgr_incr_vfifo(grp);
Marek Vasut192d6f92015-07-19 05:26:49 +02001638 if (!working)
1639 *p = 0;
1640 }
1641 }
1642
1643 return -EINVAL;
1644}
1645
Marek Vasut4c5e5842015-07-19 06:04:00 +02001646/**
1647 * sdr_working_phase() - Find working DQS enable phase
1648 * @grp: Read/Write group
1649 * @work_bgn: Working window start position
Marek Vasut4c5e5842015-07-19 06:04:00 +02001650 * @d: dtaps output value
1651 * @p: DQS Phase Iterator
1652 * @i: Iterator
1653 *
1654 * Find working DQS enable phase setting.
1655 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001656static int sdr_working_phase(const u32 grp, u32 *work_bgn, u32 *d,
Marek Vasut4c5e5842015-07-19 06:04:00 +02001657 u32 *p, u32 *i)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001658{
Marek Vasut35ee8672015-07-19 05:40:06 +02001659 const u32 dtaps_per_ptap = IO_DELAY_PER_OPA_TAP /
1660 IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
Marek Vasut192d6f92015-07-19 05:26:49 +02001661 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001662
Marek Vasut192d6f92015-07-19 05:26:49 +02001663 *work_bgn = 0;
1664
1665 for (*d = 0; *d <= dtaps_per_ptap; (*d)++) {
1666 *i = 0;
Marek Vasut521fe392015-07-19 04:34:12 +02001667 scc_mgr_set_dqs_en_delay_all_ranks(grp, *d);
Marek Vasut8c887b62015-07-19 06:37:51 +02001668 ret = sdr_find_phase(1, grp, work_bgn, i, p);
Marek Vasut192d6f92015-07-19 05:26:49 +02001669 if (!ret)
1670 return 0;
1671 *work_bgn += IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001672 }
1673
Marek Vasut38ed6922015-07-19 05:01:12 +02001674 /* Cannot find working solution */
Marek Vasut192d6f92015-07-19 05:26:49 +02001675 debug_cond(DLEVEL == 2, "%s:%d find_dqs_en_phase: no vfifo/ptap/dtap\n",
1676 __func__, __LINE__);
1677 return -EINVAL;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001678}
1679
Marek Vasut4c5e5842015-07-19 06:04:00 +02001680/**
1681 * sdr_backup_phase() - Find DQS enable backup phase
1682 * @grp: Read/Write group
1683 * @work_bgn: Working window start position
Marek Vasut4c5e5842015-07-19 06:04:00 +02001684 * @p: DQS Phase Iterator
1685 *
1686 * Find DQS enable backup phase setting.
1687 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001688static void sdr_backup_phase(const u32 grp, u32 *work_bgn, u32 *p)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001689{
Marek Vasut96df6032015-07-19 07:35:36 +02001690 u32 tmp_delay, d;
Marek Vasut4c5e5842015-07-19 06:04:00 +02001691 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001692
1693 /* Special case code for backing up a phase */
1694 if (*p == 0) {
1695 *p = IO_DQS_EN_PHASE_MAX;
Marek Vasut8c887b62015-07-19 06:37:51 +02001696 rw_mgr_decr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001697 } else {
1698 (*p)--;
1699 }
1700 tmp_delay = *work_bgn - IO_DELAY_PER_OPA_TAP;
Marek Vasut521fe392015-07-19 04:34:12 +02001701 scc_mgr_set_dqs_en_phase_all_ranks(grp, *p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001702
Marek Vasut49891df62015-07-19 05:48:30 +02001703 for (d = 0; d <= IO_DQS_EN_DELAY_MAX && tmp_delay < *work_bgn; d++) {
1704 scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001705
Marek Vasut4c5e5842015-07-19 06:04:00 +02001706 ret = rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
Marek Vasut96df6032015-07-19 07:35:36 +02001707 PASS_ONE_BIT, 0);
Marek Vasut4c5e5842015-07-19 06:04:00 +02001708 if (ret) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05001709 *work_bgn = tmp_delay;
1710 break;
1711 }
Marek Vasut49891df62015-07-19 05:48:30 +02001712
1713 tmp_delay += IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001714 }
1715
Marek Vasut4c5e5842015-07-19 06:04:00 +02001716 /* Restore VFIFO to old state before we decremented it (if needed). */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001717 (*p)++;
1718 if (*p > IO_DQS_EN_PHASE_MAX) {
1719 *p = 0;
Marek Vasut8c887b62015-07-19 06:37:51 +02001720 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001721 }
1722
Marek Vasut521fe392015-07-19 04:34:12 +02001723 scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001724}
1725
Marek Vasut4c5e5842015-07-19 06:04:00 +02001726/**
1727 * sdr_nonworking_phase() - Find non-working DQS enable phase
1728 * @grp: Read/Write group
1729 * @work_end: Working window end position
Marek Vasut4c5e5842015-07-19 06:04:00 +02001730 * @p: DQS Phase Iterator
1731 * @i: Iterator
1732 *
1733 * Find non-working DQS enable phase setting.
1734 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001735static int sdr_nonworking_phase(const u32 grp, u32 *work_end, u32 *p, u32 *i)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001736{
Marek Vasut192d6f92015-07-19 05:26:49 +02001737 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001738
1739 (*p)++;
1740 *work_end += IO_DELAY_PER_OPA_TAP;
1741 if (*p > IO_DQS_EN_PHASE_MAX) {
Marek Vasut192d6f92015-07-19 05:26:49 +02001742 /* Fiddle with FIFO. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001743 *p = 0;
Marek Vasut8c887b62015-07-19 06:37:51 +02001744 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001745 }
1746
Marek Vasut8c887b62015-07-19 06:37:51 +02001747 ret = sdr_find_phase(0, grp, work_end, i, p);
Marek Vasut192d6f92015-07-19 05:26:49 +02001748 if (ret) {
1749 /* Cannot see edge of failing read. */
1750 debug_cond(DLEVEL == 2, "%s:%d: end: failed\n",
1751 __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001752 }
1753
Marek Vasut192d6f92015-07-19 05:26:49 +02001754 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001755}
1756
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001757/**
1758 * sdr_find_window_center() - Find center of the working DQS window.
1759 * @grp: Read/Write group
1760 * @work_bgn: First working settings
1761 * @work_end: Last working settings
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001762 *
1763 * Find center of the working DQS enable window.
1764 */
1765static int sdr_find_window_center(const u32 grp, const u32 work_bgn,
Marek Vasut8c887b62015-07-19 06:37:51 +02001766 const u32 work_end)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001767{
Marek Vasut96df6032015-07-19 07:35:36 +02001768 u32 work_mid;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001769 int tmp_delay = 0;
Marek Vasut28fd2422015-07-19 02:56:59 +02001770 int i, p, d;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001771
Marek Vasut28fd2422015-07-19 02:56:59 +02001772 work_mid = (work_bgn + work_end) / 2;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001773
1774 debug_cond(DLEVEL == 2, "work_bgn=%d work_end=%d work_mid=%d\n",
Marek Vasut28fd2422015-07-19 02:56:59 +02001775 work_bgn, work_end, work_mid);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001776 /* Get the middle delay to be less than a VFIFO delay */
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001777 tmp_delay = (IO_DQS_EN_PHASE_MAX + 1) * IO_DELAY_PER_OPA_TAP;
Marek Vasut28fd2422015-07-19 02:56:59 +02001778
Dinh Nguyen3da42852015-06-02 22:52:49 -05001779 debug_cond(DLEVEL == 2, "vfifo ptap delay %d\n", tmp_delay);
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001780 work_mid %= tmp_delay;
Marek Vasut28fd2422015-07-19 02:56:59 +02001781 debug_cond(DLEVEL == 2, "new work_mid %d\n", work_mid);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001782
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001783 tmp_delay = rounddown(work_mid, IO_DELAY_PER_OPA_TAP);
1784 if (tmp_delay > IO_DQS_EN_PHASE_MAX * IO_DELAY_PER_OPA_TAP)
1785 tmp_delay = IO_DQS_EN_PHASE_MAX * IO_DELAY_PER_OPA_TAP;
1786 p = tmp_delay / IO_DELAY_PER_OPA_TAP;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001787
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001788 debug_cond(DLEVEL == 2, "new p %d, tmp_delay=%d\n", p, tmp_delay);
1789
1790 d = DIV_ROUND_UP(work_mid - tmp_delay, IO_DELAY_PER_DQS_EN_DCHAIN_TAP);
1791 if (d > IO_DQS_EN_DELAY_MAX)
1792 d = IO_DQS_EN_DELAY_MAX;
1793 tmp_delay += d * IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
1794
Marek Vasut28fd2422015-07-19 02:56:59 +02001795 debug_cond(DLEVEL == 2, "new d %d, tmp_delay=%d\n", d, tmp_delay);
1796
Marek Vasutcbb0b7e2015-07-19 04:04:33 +02001797 scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
Marek Vasut28fd2422015-07-19 02:56:59 +02001798 scc_mgr_set_dqs_en_delay_all_ranks(grp, d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001799
1800 /*
1801 * push vfifo until we can successfully calibrate. We can do this
1802 * because the largest possible margin in 1 VFIFO cycle.
1803 */
1804 for (i = 0; i < VFIFO_SIZE; i++) {
Marek Vasut8c887b62015-07-19 06:37:51 +02001805 debug_cond(DLEVEL == 2, "find_dqs_en_phase: center\n");
Marek Vasut28fd2422015-07-19 02:56:59 +02001806 if (rw_mgr_mem_calibrate_read_test_all_ranks(grp, 1,
Dinh Nguyen3da42852015-06-02 22:52:49 -05001807 PASS_ONE_BIT,
Marek Vasut96df6032015-07-19 07:35:36 +02001808 0)) {
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001809 debug_cond(DLEVEL == 2,
Marek Vasut8c887b62015-07-19 06:37:51 +02001810 "%s:%d center: found: ptap=%u dtap=%u\n",
1811 __func__, __LINE__, p, d);
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001812 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001813 }
1814
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001815 /* Fiddle with FIFO. */
Marek Vasut8c887b62015-07-19 06:37:51 +02001816 rw_mgr_incr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001817 }
1818
Marek Vasut0a13a0f2015-07-19 04:14:32 +02001819 debug_cond(DLEVEL == 2, "%s:%d center: failed.\n",
1820 __func__, __LINE__);
1821 return -EINVAL;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001822}
1823
Marek Vasut33756892015-07-20 09:11:09 +02001824/**
1825 * rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase() - Find a good DQS enable to use
1826 * @grp: Read/Write Group
1827 *
1828 * Find a good DQS enable to use.
1829 */
Marek Vasut914546e2015-07-20 09:20:42 +02001830static int rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(const u32 grp)
Dinh Nguyen3da42852015-06-02 22:52:49 -05001831{
Marek Vasut57355402015-07-20 09:20:20 +02001832 u32 d, p, i;
1833 u32 dtaps_per_ptap;
1834 u32 work_bgn, work_end;
1835 u32 found_passing_read, found_failing_read, initial_failing_dtap;
1836 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001837
1838 debug("%s:%d %u\n", __func__, __LINE__, grp);
1839
1840 reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
1841
1842 scc_mgr_set_dqs_en_delay_all_ranks(grp, 0);
1843 scc_mgr_set_dqs_en_phase_all_ranks(grp, 0);
1844
Marek Vasut2f3589c2015-07-19 02:42:21 +02001845 /* Step 0: Determine number of delay taps for each phase tap. */
1846 dtaps_per_ptap = IO_DELAY_PER_OPA_TAP / IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001847
Marek Vasut2f3589c2015-07-19 02:42:21 +02001848 /* Step 1: First push vfifo until we get a failing read. */
Marek Vasutd145ca92015-07-19 06:45:43 +02001849 find_vfifo_failing_read(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001850
Marek Vasut2f3589c2015-07-19 02:42:21 +02001851 /* Step 2: Find first working phase, increment in ptaps. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001852 work_bgn = 0;
Marek Vasut914546e2015-07-20 09:20:42 +02001853 ret = sdr_working_phase(grp, &work_bgn, &d, &p, &i);
1854 if (ret)
1855 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001856
1857 work_end = work_bgn;
1858
1859 /*
Marek Vasut2f3589c2015-07-19 02:42:21 +02001860 * If d is 0 then the working window covers a phase tap and we can
1861 * follow the old procedure. Otherwise, we've found the beginning
Dinh Nguyen3da42852015-06-02 22:52:49 -05001862 * and we need to increment the dtaps until we find the end.
1863 */
1864 if (d == 0) {
Marek Vasut2f3589c2015-07-19 02:42:21 +02001865 /*
1866 * Step 3a: If we have room, back off by one and
1867 * increment in dtaps.
1868 */
Marek Vasut8c887b62015-07-19 06:37:51 +02001869 sdr_backup_phase(grp, &work_bgn, &p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001870
Marek Vasut2f3589c2015-07-19 02:42:21 +02001871 /*
1872 * Step 4a: go forward from working phase to non working
1873 * phase, increment in ptaps.
1874 */
Marek Vasut914546e2015-07-20 09:20:42 +02001875 ret = sdr_nonworking_phase(grp, &work_end, &p, &i);
1876 if (ret)
1877 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001878
Marek Vasut2f3589c2015-07-19 02:42:21 +02001879 /* Step 5a: Back off one from last, increment in dtaps. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05001880
1881 /* Special case code for backing up a phase */
1882 if (p == 0) {
1883 p = IO_DQS_EN_PHASE_MAX;
Marek Vasut8c887b62015-07-19 06:37:51 +02001884 rw_mgr_decr_vfifo(grp);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001885 } else {
1886 p = p - 1;
1887 }
1888
1889 work_end -= IO_DELAY_PER_OPA_TAP;
1890 scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
1891
Dinh Nguyen3da42852015-06-02 22:52:49 -05001892 d = 0;
1893
Marek Vasut2f3589c2015-07-19 02:42:21 +02001894 debug_cond(DLEVEL == 2, "%s:%d p: ptap=%u\n",
1895 __func__, __LINE__, p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001896 }
1897
Marek Vasut2f3589c2015-07-19 02:42:21 +02001898 /* The dtap increment to find the failing edge is done here. */
Marek Vasut52e8f212015-07-19 07:27:06 +02001899 sdr_find_phase_delay(0, 1, grp, &work_end,
1900 IO_DELAY_PER_DQS_EN_DCHAIN_TAP, &d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001901
1902 /* Go back to working dtap */
1903 if (d != 0)
1904 work_end -= IO_DELAY_PER_DQS_EN_DCHAIN_TAP;
1905
Marek Vasut2f3589c2015-07-19 02:42:21 +02001906 debug_cond(DLEVEL == 2,
1907 "%s:%d p/d: ptap=%u dtap=%u end=%u\n",
1908 __func__, __LINE__, p, d - 1, work_end);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001909
1910 if (work_end < work_bgn) {
1911 /* nil range */
Marek Vasut2f3589c2015-07-19 02:42:21 +02001912 debug_cond(DLEVEL == 2, "%s:%d end-2: failed\n",
1913 __func__, __LINE__);
Marek Vasut914546e2015-07-20 09:20:42 +02001914 return -EINVAL;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001915 }
1916
Marek Vasut2f3589c2015-07-19 02:42:21 +02001917 debug_cond(DLEVEL == 2, "%s:%d found range [%u,%u]\n",
Dinh Nguyen3da42852015-06-02 22:52:49 -05001918 __func__, __LINE__, work_bgn, work_end);
1919
Dinh Nguyen3da42852015-06-02 22:52:49 -05001920 /*
Marek Vasut2f3589c2015-07-19 02:42:21 +02001921 * We need to calculate the number of dtaps that equal a ptap.
1922 * To do that we'll back up a ptap and re-find the edge of the
1923 * window using dtaps
Dinh Nguyen3da42852015-06-02 22:52:49 -05001924 */
Marek Vasut2f3589c2015-07-19 02:42:21 +02001925 debug_cond(DLEVEL == 2, "%s:%d calculate dtaps_per_ptap for tracking\n",
1926 __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001927
1928 /* Special case code for backing up a phase */
1929 if (p == 0) {
1930 p = IO_DQS_EN_PHASE_MAX;
Marek Vasut8c887b62015-07-19 06:37:51 +02001931 rw_mgr_decr_vfifo(grp);
Marek Vasut2f3589c2015-07-19 02:42:21 +02001932 debug_cond(DLEVEL == 2, "%s:%d backedup cycle/phase: p=%u\n",
1933 __func__, __LINE__, p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001934 } else {
1935 p = p - 1;
Marek Vasut2f3589c2015-07-19 02:42:21 +02001936 debug_cond(DLEVEL == 2, "%s:%d backedup phase only: p=%u",
1937 __func__, __LINE__, p);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001938 }
1939
1940 scc_mgr_set_dqs_en_phase_all_ranks(grp, p);
1941
1942 /*
1943 * Increase dtap until we first see a passing read (in case the
Marek Vasut2f3589c2015-07-19 02:42:21 +02001944 * window is smaller than a ptap), and then a failing read to
1945 * mark the edge of the window again.
Dinh Nguyen3da42852015-06-02 22:52:49 -05001946 */
1947
Marek Vasut2f3589c2015-07-19 02:42:21 +02001948 /* Find a passing read. */
1949 debug_cond(DLEVEL == 2, "%s:%d find passing read\n",
Dinh Nguyen3da42852015-06-02 22:52:49 -05001950 __func__, __LINE__);
Marek Vasut52e8f212015-07-19 07:27:06 +02001951
Dinh Nguyen3da42852015-06-02 22:52:49 -05001952 initial_failing_dtap = d;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001953
Marek Vasut52e8f212015-07-19 07:27:06 +02001954 found_passing_read = !sdr_find_phase_delay(1, 1, grp, NULL, 0, &d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001955 if (found_passing_read) {
Marek Vasut2f3589c2015-07-19 02:42:21 +02001956 /* Find a failing read. */
1957 debug_cond(DLEVEL == 2, "%s:%d find failing read\n",
1958 __func__, __LINE__);
Marek Vasut52e8f212015-07-19 07:27:06 +02001959 d++;
1960 found_failing_read = !sdr_find_phase_delay(0, 1, grp, NULL, 0,
1961 &d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001962 } else {
Marek Vasut2f3589c2015-07-19 02:42:21 +02001963 debug_cond(DLEVEL == 1,
1964 "%s:%d failed to calculate dtaps per ptap. Fall back on static value\n",
1965 __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001966 }
1967
1968 /*
1969 * The dynamically calculated dtaps_per_ptap is only valid if we
1970 * found a passing/failing read. If we didn't, it means d hit the max
1971 * (IO_DQS_EN_DELAY_MAX). Otherwise, dtaps_per_ptap retains its
1972 * statically calculated value.
1973 */
1974 if (found_passing_read && found_failing_read)
1975 dtaps_per_ptap = d - initial_failing_dtap;
1976
Marek Vasut1273dd92015-07-12 21:05:08 +02001977 writel(dtaps_per_ptap, &sdr_reg_file->dtaps_per_ptap);
Marek Vasut2f3589c2015-07-19 02:42:21 +02001978 debug_cond(DLEVEL == 2, "%s:%d dtaps_per_ptap=%u - %u = %u",
1979 __func__, __LINE__, d, initial_failing_dtap, dtaps_per_ptap);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001980
Marek Vasut2f3589c2015-07-19 02:42:21 +02001981 /* Step 6: Find the centre of the window. */
Marek Vasut914546e2015-07-20 09:20:42 +02001982 ret = sdr_find_window_center(grp, work_bgn, work_end);
Dinh Nguyen3da42852015-06-02 22:52:49 -05001983
Marek Vasut914546e2015-07-20 09:20:42 +02001984 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05001985}
1986
Marek Vasutc4907892015-07-13 02:11:02 +02001987/**
Marek Vasut901dc362015-07-13 02:48:34 +02001988 * search_stop_check() - Check if the detected edge is valid
1989 * @write: Perform read (Stage 2) or write (Stage 3) calibration
1990 * @d: DQS delay
1991 * @rank_bgn: Rank number
1992 * @write_group: Write Group
1993 * @read_group: Read Group
1994 * @bit_chk: Resulting bit mask after the test
1995 * @sticky_bit_chk: Resulting sticky bit mask after the test
1996 * @use_read_test: Perform read test
1997 *
1998 * Test if the found edge is valid.
1999 */
2000static u32 search_stop_check(const int write, const int d, const int rank_bgn,
2001 const u32 write_group, const u32 read_group,
2002 u32 *bit_chk, u32 *sticky_bit_chk,
2003 const u32 use_read_test)
2004{
2005 const u32 ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
2006 RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
2007 const u32 correct_mask = write ? param->write_correct_mask :
2008 param->read_correct_mask;
2009 const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2010 RW_MGR_MEM_DQ_PER_READ_DQS;
2011 u32 ret;
2012 /*
2013 * Stop searching when the read test doesn't pass AND when
2014 * we've seen a passing read on every bit.
2015 */
2016 if (write) { /* WRITE-ONLY */
2017 ret = !rw_mgr_mem_calibrate_write_test(rank_bgn, write_group,
2018 0, PASS_ONE_BIT,
2019 bit_chk, 0);
2020 } else if (use_read_test) { /* READ-ONLY */
2021 ret = !rw_mgr_mem_calibrate_read_test(rank_bgn, read_group,
2022 NUM_READ_PB_TESTS,
2023 PASS_ONE_BIT, bit_chk,
2024 0, 0);
2025 } else { /* READ-ONLY */
2026 rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 0,
2027 PASS_ONE_BIT, bit_chk, 0);
2028 *bit_chk = *bit_chk >> (per_dqs *
2029 (read_group - (write_group * ratio)));
2030 ret = (*bit_chk == 0);
2031 }
2032 *sticky_bit_chk = *sticky_bit_chk | *bit_chk;
2033 ret = ret && (*sticky_bit_chk == correct_mask);
2034 debug_cond(DLEVEL == 2,
2035 "%s:%d center(left): dtap=%u => %u == %u && %u",
2036 __func__, __LINE__, d,
2037 *sticky_bit_chk, correct_mask, ret);
2038 return ret;
2039}
2040
2041/**
Marek Vasut71120772015-07-13 02:38:15 +02002042 * search_left_edge() - Find left edge of DQ/DQS working phase
2043 * @write: Perform read (Stage 2) or write (Stage 3) calibration
2044 * @rank_bgn: Rank number
2045 * @write_group: Write Group
2046 * @read_group: Read Group
2047 * @test_bgn: Rank number to begin the test
Marek Vasut71120772015-07-13 02:38:15 +02002048 * @sticky_bit_chk: Resulting sticky bit mask after the test
2049 * @left_edge: Left edge of the DQ/DQS phase
2050 * @right_edge: Right edge of the DQ/DQS phase
2051 * @use_read_test: Perform read test
2052 *
2053 * Find left edge of DQ/DQS working phase.
2054 */
2055static void search_left_edge(const int write, const int rank_bgn,
2056 const u32 write_group, const u32 read_group, const u32 test_bgn,
Marek Vasut0c4be192015-07-18 20:34:00 +02002057 u32 *sticky_bit_chk,
Marek Vasut71120772015-07-13 02:38:15 +02002058 int *left_edge, int *right_edge, const u32 use_read_test)
2059{
Marek Vasut71120772015-07-13 02:38:15 +02002060 const u32 delay_max = write ? IO_IO_OUT1_DELAY_MAX : IO_IO_IN_DELAY_MAX;
2061 const u32 dqs_max = write ? IO_IO_OUT1_DELAY_MAX : IO_DQS_IN_DELAY_MAX;
2062 const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2063 RW_MGR_MEM_DQ_PER_READ_DQS;
Marek Vasut0c4be192015-07-18 20:34:00 +02002064 u32 stop, bit_chk;
Marek Vasut71120772015-07-13 02:38:15 +02002065 int i, d;
2066
2067 for (d = 0; d <= dqs_max; d++) {
2068 if (write)
2069 scc_mgr_apply_group_dq_out1_delay(d);
2070 else
2071 scc_mgr_apply_group_dq_in_delay(test_bgn, d);
2072
2073 writel(0, &sdr_scc_mgr->update);
2074
Marek Vasut901dc362015-07-13 02:48:34 +02002075 stop = search_stop_check(write, d, rank_bgn, write_group,
Marek Vasut0c4be192015-07-18 20:34:00 +02002076 read_group, &bit_chk, sticky_bit_chk,
Marek Vasut901dc362015-07-13 02:48:34 +02002077 use_read_test);
Marek Vasut71120772015-07-13 02:38:15 +02002078 if (stop == 1)
2079 break;
2080
2081 /* stop != 1 */
2082 for (i = 0; i < per_dqs; i++) {
Marek Vasut0c4be192015-07-18 20:34:00 +02002083 if (bit_chk & 1) {
Marek Vasut71120772015-07-13 02:38:15 +02002084 /*
2085 * Remember a passing test as
2086 * the left_edge.
2087 */
2088 left_edge[i] = d;
2089 } else {
2090 /*
2091 * If a left edge has not been seen
2092 * yet, then a future passing test
2093 * will mark this edge as the right
2094 * edge.
2095 */
2096 if (left_edge[i] == delay_max + 1)
2097 right_edge[i] = -(d + 1);
2098 }
Marek Vasut0c4be192015-07-18 20:34:00 +02002099 bit_chk >>= 1;
Marek Vasut71120772015-07-13 02:38:15 +02002100 }
2101 }
2102
2103 /* Reset DQ delay chains to 0 */
2104 if (write)
2105 scc_mgr_apply_group_dq_out1_delay(0);
2106 else
2107 scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
2108
2109 *sticky_bit_chk = 0;
2110 for (i = per_dqs - 1; i >= 0; i--) {
2111 debug_cond(DLEVEL == 2,
2112 "%s:%d vfifo_center: left_edge[%u]: %d right_edge[%u]: %d\n",
2113 __func__, __LINE__, i, left_edge[i],
2114 i, right_edge[i]);
2115
2116 /*
2117 * Check for cases where we haven't found the left edge,
2118 * which makes our assignment of the the right edge invalid.
2119 * Reset it to the illegal value.
2120 */
2121 if ((left_edge[i] == delay_max + 1) &&
2122 (right_edge[i] != delay_max + 1)) {
2123 right_edge[i] = delay_max + 1;
2124 debug_cond(DLEVEL == 2,
2125 "%s:%d vfifo_center: reset right_edge[%u]: %d\n",
2126 __func__, __LINE__, i, right_edge[i]);
2127 }
2128
2129 /*
2130 * Reset sticky bit
2131 * READ: except for bits where we have seen both
2132 * the left and right edge.
2133 * WRITE: except for bits where we have seen the
2134 * left edge.
2135 */
2136 *sticky_bit_chk <<= 1;
2137 if (write) {
2138 if (left_edge[i] != delay_max + 1)
2139 *sticky_bit_chk |= 1;
2140 } else {
2141 if ((left_edge[i] != delay_max + 1) &&
2142 (right_edge[i] != delay_max + 1))
2143 *sticky_bit_chk |= 1;
2144 }
2145 }
2146
2147
2148}
2149
2150/**
Marek Vasutc4907892015-07-13 02:11:02 +02002151 * search_right_edge() - Find right edge of DQ/DQS working phase
2152 * @write: Perform read (Stage 2) or write (Stage 3) calibration
2153 * @rank_bgn: Rank number
2154 * @write_group: Write Group
2155 * @read_group: Read Group
2156 * @start_dqs: DQS start phase
2157 * @start_dqs_en: DQS enable start phase
Marek Vasutc4907892015-07-13 02:11:02 +02002158 * @sticky_bit_chk: Resulting sticky bit mask after the test
2159 * @left_edge: Left edge of the DQ/DQS phase
2160 * @right_edge: Right edge of the DQ/DQS phase
2161 * @use_read_test: Perform read test
2162 *
2163 * Find right edge of DQ/DQS working phase.
2164 */
2165static int search_right_edge(const int write, const int rank_bgn,
2166 const u32 write_group, const u32 read_group,
2167 const int start_dqs, const int start_dqs_en,
Marek Vasut0c4be192015-07-18 20:34:00 +02002168 u32 *sticky_bit_chk,
Marek Vasutc4907892015-07-13 02:11:02 +02002169 int *left_edge, int *right_edge, const u32 use_read_test)
2170{
Marek Vasutc4907892015-07-13 02:11:02 +02002171 const u32 delay_max = write ? IO_IO_OUT1_DELAY_MAX : IO_IO_IN_DELAY_MAX;
2172 const u32 dqs_max = write ? IO_IO_OUT1_DELAY_MAX : IO_DQS_IN_DELAY_MAX;
2173 const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2174 RW_MGR_MEM_DQ_PER_READ_DQS;
Marek Vasut0c4be192015-07-18 20:34:00 +02002175 u32 stop, bit_chk;
Marek Vasutc4907892015-07-13 02:11:02 +02002176 int i, d;
2177
2178 for (d = 0; d <= dqs_max - start_dqs; d++) {
2179 if (write) { /* WRITE-ONLY */
2180 scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
2181 d + start_dqs);
2182 } else { /* READ-ONLY */
2183 scc_mgr_set_dqs_bus_in_delay(read_group, d + start_dqs);
2184 if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
2185 uint32_t delay = d + start_dqs_en;
2186 if (delay > IO_DQS_EN_DELAY_MAX)
2187 delay = IO_DQS_EN_DELAY_MAX;
2188 scc_mgr_set_dqs_en_delay(read_group, delay);
2189 }
2190 scc_mgr_load_dqs(read_group);
2191 }
2192
2193 writel(0, &sdr_scc_mgr->update);
2194
Marek Vasut901dc362015-07-13 02:48:34 +02002195 stop = search_stop_check(write, d, rank_bgn, write_group,
Marek Vasut0c4be192015-07-18 20:34:00 +02002196 read_group, &bit_chk, sticky_bit_chk,
Marek Vasut901dc362015-07-13 02:48:34 +02002197 use_read_test);
Marek Vasutc4907892015-07-13 02:11:02 +02002198 if (stop == 1) {
2199 if (write && (d == 0)) { /* WRITE-ONLY */
2200 for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
2201 /*
2202 * d = 0 failed, but it passed when
2203 * testing the left edge, so it must be
2204 * marginal, set it to -1
2205 */
2206 if (right_edge[i] == delay_max + 1 &&
2207 left_edge[i] != delay_max + 1)
2208 right_edge[i] = -1;
2209 }
2210 }
2211 break;
2212 }
2213
2214 /* stop != 1 */
2215 for (i = 0; i < per_dqs; i++) {
Marek Vasut0c4be192015-07-18 20:34:00 +02002216 if (bit_chk & 1) {
Marek Vasutc4907892015-07-13 02:11:02 +02002217 /*
2218 * Remember a passing test as
2219 * the right_edge.
2220 */
2221 right_edge[i] = d;
2222 } else {
2223 if (d != 0) {
2224 /*
2225 * If a right edge has not
2226 * been seen yet, then a future
2227 * passing test will mark this
2228 * edge as the left edge.
2229 */
2230 if (right_edge[i] == delay_max + 1)
2231 left_edge[i] = -(d + 1);
2232 } else {
2233 /*
2234 * d = 0 failed, but it passed
2235 * when testing the left edge,
2236 * so it must be marginal, set
2237 * it to -1
2238 */
2239 if (right_edge[i] == delay_max + 1 &&
2240 left_edge[i] != delay_max + 1)
2241 right_edge[i] = -1;
2242 /*
2243 * If a right edge has not been
2244 * seen yet, then a future
2245 * passing test will mark this
2246 * edge as the left edge.
2247 */
2248 else if (right_edge[i] == delay_max + 1)
2249 left_edge[i] = -(d + 1);
2250 }
2251 }
2252
2253 debug_cond(DLEVEL == 2, "%s:%d center[r,d=%u]: ",
2254 __func__, __LINE__, d);
2255 debug_cond(DLEVEL == 2,
2256 "bit_chk_test=%i left_edge[%u]: %d ",
Marek Vasut0c4be192015-07-18 20:34:00 +02002257 bit_chk & 1, i, left_edge[i]);
Marek Vasutc4907892015-07-13 02:11:02 +02002258 debug_cond(DLEVEL == 2, "right_edge[%u]: %d\n", i,
2259 right_edge[i]);
Marek Vasut0c4be192015-07-18 20:34:00 +02002260 bit_chk >>= 1;
Marek Vasutc4907892015-07-13 02:11:02 +02002261 }
2262 }
2263
2264 /* Check that all bits have a window */
2265 for (i = 0; i < per_dqs; i++) {
2266 debug_cond(DLEVEL == 2,
2267 "%s:%d write_center: left_edge[%u]: %d right_edge[%u]: %d",
2268 __func__, __LINE__, i, left_edge[i],
2269 i, right_edge[i]);
2270 if ((left_edge[i] == dqs_max + 1) ||
2271 (right_edge[i] == dqs_max + 1))
2272 return i + 1; /* FIXME: If we fail, retval > 0 */
2273 }
2274
2275 return 0;
2276}
2277
Marek Vasutafb3eb82015-07-18 19:18:06 +02002278/**
2279 * get_window_mid_index() - Find the best middle setting of DQ/DQS phase
2280 * @write: Perform read (Stage 2) or write (Stage 3) calibration
2281 * @left_edge: Left edge of the DQ/DQS phase
2282 * @right_edge: Right edge of the DQ/DQS phase
2283 * @mid_min: Best DQ/DQS phase middle setting
2284 *
2285 * Find index and value of the middle of the DQ/DQS working phase.
2286 */
2287static int get_window_mid_index(const int write, int *left_edge,
2288 int *right_edge, int *mid_min)
2289{
2290 const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2291 RW_MGR_MEM_DQ_PER_READ_DQS;
2292 int i, mid, min_index;
2293
2294 /* Find middle of window for each DQ bit */
2295 *mid_min = left_edge[0] - right_edge[0];
2296 min_index = 0;
2297 for (i = 1; i < per_dqs; i++) {
2298 mid = left_edge[i] - right_edge[i];
2299 if (mid < *mid_min) {
2300 *mid_min = mid;
2301 min_index = i;
2302 }
2303 }
2304
2305 /*
2306 * -mid_min/2 represents the amount that we need to move DQS.
2307 * If mid_min is odd and positive we'll need to add one to make
2308 * sure the rounding in further calculations is correct (always
2309 * bias to the right), so just add 1 for all positive values.
2310 */
2311 if (*mid_min > 0)
2312 (*mid_min)++;
2313 *mid_min = *mid_min / 2;
2314
2315 debug_cond(DLEVEL == 1, "%s:%d vfifo_center: *mid_min=%d (index=%u)\n",
2316 __func__, __LINE__, *mid_min, min_index);
2317 return min_index;
2318}
2319
Marek Vasutffb8b662015-07-18 19:46:26 +02002320/**
2321 * center_dq_windows() - Center the DQ/DQS windows
2322 * @write: Perform read (Stage 2) or write (Stage 3) calibration
2323 * @left_edge: Left edge of the DQ/DQS phase
2324 * @right_edge: Right edge of the DQ/DQS phase
2325 * @mid_min: Adjusted DQ/DQS phase middle setting
2326 * @orig_mid_min: Original DQ/DQS phase middle setting
2327 * @min_index: DQ/DQS phase middle setting index
2328 * @test_bgn: Rank number to begin the test
2329 * @dq_margin: Amount of shift for the DQ
2330 * @dqs_margin: Amount of shift for the DQS
2331 *
2332 * Align the DQ/DQS windows in each group.
2333 */
2334static void center_dq_windows(const int write, int *left_edge, int *right_edge,
2335 const int mid_min, const int orig_mid_min,
2336 const int min_index, const int test_bgn,
2337 int *dq_margin, int *dqs_margin)
2338{
2339 const u32 delay_max = write ? IO_IO_OUT1_DELAY_MAX : IO_IO_IN_DELAY_MAX;
2340 const u32 per_dqs = write ? RW_MGR_MEM_DQ_PER_WRITE_DQS :
2341 RW_MGR_MEM_DQ_PER_READ_DQS;
2342 const u32 delay_off = write ? SCC_MGR_IO_OUT1_DELAY_OFFSET :
2343 SCC_MGR_IO_IN_DELAY_OFFSET;
2344 const u32 addr = SDR_PHYGRP_SCCGRP_ADDRESS | delay_off;
2345
2346 u32 temp_dq_io_delay1, temp_dq_io_delay2;
2347 int shift_dq, i, p;
2348
2349 /* Initialize data for export structures */
2350 *dqs_margin = delay_max + 1;
2351 *dq_margin = delay_max + 1;
2352
2353 /* add delay to bring centre of all DQ windows to the same "level" */
2354 for (i = 0, p = test_bgn; i < per_dqs; i++, p++) {
2355 /* Use values before divide by 2 to reduce round off error */
2356 shift_dq = (left_edge[i] - right_edge[i] -
2357 (left_edge[min_index] - right_edge[min_index]))/2 +
2358 (orig_mid_min - mid_min);
2359
2360 debug_cond(DLEVEL == 2,
2361 "vfifo_center: before: shift_dq[%u]=%d\n",
2362 i, shift_dq);
2363
2364 temp_dq_io_delay1 = readl(addr + (p << 2));
2365 temp_dq_io_delay2 = readl(addr + (i << 2));
2366
2367 if (shift_dq + temp_dq_io_delay1 > delay_max)
2368 shift_dq = delay_max - temp_dq_io_delay2;
2369 else if (shift_dq + temp_dq_io_delay1 < 0)
2370 shift_dq = -temp_dq_io_delay1;
2371
2372 debug_cond(DLEVEL == 2,
2373 "vfifo_center: after: shift_dq[%u]=%d\n",
2374 i, shift_dq);
2375
2376 if (write)
2377 scc_mgr_set_dq_out1_delay(i, temp_dq_io_delay1 + shift_dq);
2378 else
2379 scc_mgr_set_dq_in_delay(p, temp_dq_io_delay1 + shift_dq);
2380
2381 scc_mgr_load_dq(p);
2382
2383 debug_cond(DLEVEL == 2,
2384 "vfifo_center: margin[%u]=[%d,%d]\n", i,
2385 left_edge[i] - shift_dq + (-mid_min),
2386 right_edge[i] + shift_dq - (-mid_min));
2387
2388 /* To determine values for export structures */
2389 if (left_edge[i] - shift_dq + (-mid_min) < *dq_margin)
2390 *dq_margin = left_edge[i] - shift_dq + (-mid_min);
2391
2392 if (right_edge[i] + shift_dq - (-mid_min) < *dqs_margin)
2393 *dqs_margin = right_edge[i] + shift_dq - (-mid_min);
2394 }
2395
2396}
2397
Marek Vasutac63b9a2015-07-21 04:27:32 +02002398/**
2399 * rw_mgr_mem_calibrate_vfifo_center() - Per-bit deskew DQ and centering
2400 * @rank_bgn: Rank number
2401 * @rw_group: Read/Write Group
2402 * @test_bgn: Rank at which the test begins
2403 * @use_read_test: Perform a read test
2404 * @update_fom: Update FOM
2405 *
2406 * Per-bit deskew DQ and centering.
2407 */
Marek Vasut0113c3e2015-07-18 20:42:27 +02002408static int rw_mgr_mem_calibrate_vfifo_center(const u32 rank_bgn,
2409 const u32 rw_group, const u32 test_bgn,
2410 const int use_read_test, const int update_fom)
Dinh Nguyen3da42852015-06-02 22:52:49 -05002411{
Marek Vasut5d6db442015-07-18 19:57:12 +02002412 const u32 addr =
2413 SDR_PHYGRP_SCCGRP_ADDRESS + SCC_MGR_DQS_IN_DELAY_OFFSET +
Marek Vasut0113c3e2015-07-18 20:42:27 +02002414 (rw_group << 2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002415 /*
2416 * Store these as signed since there are comparisons with
2417 * signed numbers.
2418 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05002419 uint32_t sticky_bit_chk;
2420 int32_t left_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
2421 int32_t right_edge[RW_MGR_MEM_DQ_PER_READ_DQS];
Dinh Nguyen3da42852015-06-02 22:52:49 -05002422 int32_t orig_mid_min, mid_min;
Marek Vasut5d6db442015-07-18 19:57:12 +02002423 int32_t new_dqs, start_dqs, start_dqs_en, final_dqs_en;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002424 int32_t dq_margin, dqs_margin;
Marek Vasut5d6db442015-07-18 19:57:12 +02002425 int i, min_index;
Marek Vasutc4907892015-07-13 02:11:02 +02002426 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002427
Marek Vasut0113c3e2015-07-18 20:42:27 +02002428 debug("%s:%d: %u %u", __func__, __LINE__, rw_group, test_bgn);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002429
Marek Vasut5d6db442015-07-18 19:57:12 +02002430 start_dqs = readl(addr);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002431 if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
Marek Vasut5d6db442015-07-18 19:57:12 +02002432 start_dqs_en = readl(addr - IO_DQS_EN_DELAY_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002433
2434 /* set the left and right edge of each bit to an illegal value */
2435 /* use (IO_IO_IN_DELAY_MAX + 1) as an illegal value */
2436 sticky_bit_chk = 0;
2437 for (i = 0; i < RW_MGR_MEM_DQ_PER_READ_DQS; i++) {
2438 left_edge[i] = IO_IO_IN_DELAY_MAX + 1;
2439 right_edge[i] = IO_IO_IN_DELAY_MAX + 1;
2440 }
2441
Dinh Nguyen3da42852015-06-02 22:52:49 -05002442 /* Search for the left edge of the window for each bit */
Marek Vasut0113c3e2015-07-18 20:42:27 +02002443 search_left_edge(0, rank_bgn, rw_group, rw_group, test_bgn,
Marek Vasut0c4be192015-07-18 20:34:00 +02002444 &sticky_bit_chk,
Marek Vasut71120772015-07-13 02:38:15 +02002445 left_edge, right_edge, use_read_test);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002446
Marek Vasutf0712c32015-07-18 08:01:45 +02002447
Dinh Nguyen3da42852015-06-02 22:52:49 -05002448 /* Search for the right edge of the window for each bit */
Marek Vasut0113c3e2015-07-18 20:42:27 +02002449 ret = search_right_edge(0, rank_bgn, rw_group, rw_group,
Marek Vasutc4907892015-07-13 02:11:02 +02002450 start_dqs, start_dqs_en,
Marek Vasut0c4be192015-07-18 20:34:00 +02002451 &sticky_bit_chk,
Marek Vasutc4907892015-07-13 02:11:02 +02002452 left_edge, right_edge, use_read_test);
2453 if (ret) {
2454 /*
2455 * Restore delay chain settings before letting the loop
2456 * in rw_mgr_mem_calibrate_vfifo to retry different
2457 * dqs/ck relationships.
2458 */
Marek Vasut0113c3e2015-07-18 20:42:27 +02002459 scc_mgr_set_dqs_bus_in_delay(rw_group, start_dqs);
Marek Vasutc4907892015-07-13 02:11:02 +02002460 if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS)
Marek Vasut0113c3e2015-07-18 20:42:27 +02002461 scc_mgr_set_dqs_en_delay(rw_group, start_dqs_en);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002462
Marek Vasut0113c3e2015-07-18 20:42:27 +02002463 scc_mgr_load_dqs(rw_group);
Marek Vasut1273dd92015-07-12 21:05:08 +02002464 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002465
Marek Vasutc4907892015-07-13 02:11:02 +02002466 debug_cond(DLEVEL == 1,
2467 "%s:%d vfifo_center: failed to find edge [%u]: %d %d",
2468 __func__, __LINE__, i, left_edge[i], right_edge[i]);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002469 if (use_read_test) {
Marek Vasut0113c3e2015-07-18 20:42:27 +02002470 set_failing_group_stage(rw_group *
Marek Vasutc4907892015-07-13 02:11:02 +02002471 RW_MGR_MEM_DQ_PER_READ_DQS + i,
2472 CAL_STAGE_VFIFO,
2473 CAL_SUBSTAGE_VFIFO_CENTER);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002474 } else {
Marek Vasut0113c3e2015-07-18 20:42:27 +02002475 set_failing_group_stage(rw_group *
Marek Vasutc4907892015-07-13 02:11:02 +02002476 RW_MGR_MEM_DQ_PER_READ_DQS + i,
2477 CAL_STAGE_VFIFO_AFTER_WRITES,
2478 CAL_SUBSTAGE_VFIFO_CENTER);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002479 }
Marek Vasut98668242015-07-18 20:44:28 +02002480 return -EIO;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002481 }
2482
Marek Vasutafb3eb82015-07-18 19:18:06 +02002483 min_index = get_window_mid_index(0, left_edge, right_edge, &mid_min);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002484
2485 /* Determine the amount we can change DQS (which is -mid_min) */
2486 orig_mid_min = mid_min;
2487 new_dqs = start_dqs - mid_min;
2488 if (new_dqs > IO_DQS_IN_DELAY_MAX)
2489 new_dqs = IO_DQS_IN_DELAY_MAX;
2490 else if (new_dqs < 0)
2491 new_dqs = 0;
2492
2493 mid_min = start_dqs - new_dqs;
2494 debug_cond(DLEVEL == 1, "vfifo_center: new mid_min=%d new_dqs=%d\n",
2495 mid_min, new_dqs);
2496
2497 if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
2498 if (start_dqs_en - mid_min > IO_DQS_EN_DELAY_MAX)
2499 mid_min += start_dqs_en - mid_min - IO_DQS_EN_DELAY_MAX;
2500 else if (start_dqs_en - mid_min < 0)
2501 mid_min += start_dqs_en - mid_min;
2502 }
2503 new_dqs = start_dqs - mid_min;
2504
Marek Vasutf0712c32015-07-18 08:01:45 +02002505 debug_cond(DLEVEL == 1,
2506 "vfifo_center: start_dqs=%d start_dqs_en=%d new_dqs=%d mid_min=%d\n",
2507 start_dqs,
Dinh Nguyen3da42852015-06-02 22:52:49 -05002508 IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS ? start_dqs_en : -1,
2509 new_dqs, mid_min);
2510
Marek Vasutffb8b662015-07-18 19:46:26 +02002511 /* Add delay to bring centre of all DQ windows to the same "level". */
2512 center_dq_windows(0, left_edge, right_edge, mid_min, orig_mid_min,
2513 min_index, test_bgn, &dq_margin, &dqs_margin);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002514
Dinh Nguyen3da42852015-06-02 22:52:49 -05002515 /* Move DQS-en */
2516 if (IO_SHIFT_DQS_EN_WHEN_SHIFT_DQS) {
Marek Vasut5d6db442015-07-18 19:57:12 +02002517 final_dqs_en = start_dqs_en - mid_min;
Marek Vasut0113c3e2015-07-18 20:42:27 +02002518 scc_mgr_set_dqs_en_delay(rw_group, final_dqs_en);
2519 scc_mgr_load_dqs(rw_group);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002520 }
2521
2522 /* Move DQS */
Marek Vasut0113c3e2015-07-18 20:42:27 +02002523 scc_mgr_set_dqs_bus_in_delay(rw_group, new_dqs);
2524 scc_mgr_load_dqs(rw_group);
Marek Vasutf0712c32015-07-18 08:01:45 +02002525 debug_cond(DLEVEL == 2,
2526 "%s:%d vfifo_center: dq_margin=%d dqs_margin=%d",
2527 __func__, __LINE__, dq_margin, dqs_margin);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002528
2529 /*
2530 * Do not remove this line as it makes sure all of our decisions
2531 * have been applied. Apply the update bit.
2532 */
Marek Vasut1273dd92015-07-12 21:05:08 +02002533 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002534
Marek Vasut98668242015-07-18 20:44:28 +02002535 if ((dq_margin < 0) || (dqs_margin < 0))
2536 return -EINVAL;
2537
2538 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002539}
2540
Marek Vasutbce24ef2015-07-17 03:16:45 +02002541/**
Marek Vasut04372fb2015-07-18 02:46:56 +02002542 * rw_mgr_mem_calibrate_guaranteed_write() - Perform guaranteed write into the device
2543 * @rw_group: Read/Write Group
2544 * @phase: DQ/DQS phase
2545 *
2546 * Because initially no communication ca be reliably performed with the memory
2547 * device, the sequencer uses a guaranteed write mechanism to write data into
2548 * the memory device.
2549 */
2550static int rw_mgr_mem_calibrate_guaranteed_write(const u32 rw_group,
2551 const u32 phase)
2552{
Marek Vasut04372fb2015-07-18 02:46:56 +02002553 int ret;
2554
2555 /* Set a particular DQ/DQS phase. */
2556 scc_mgr_set_dqdqs_output_phase_all_ranks(rw_group, phase);
2557
2558 debug_cond(DLEVEL == 1, "%s:%d guaranteed write: g=%u p=%u\n",
2559 __func__, __LINE__, rw_group, phase);
2560
2561 /*
2562 * Altera EMI_RM 2015.05.04 :: Figure 1-25
2563 * Load up the patterns used by read calibration using the
2564 * current DQDQS phase.
2565 */
2566 rw_mgr_mem_calibrate_read_load_patterns(0, 1);
2567
2568 if (gbl->phy_debug_mode_flags & PHY_DEBUG_DISABLE_GUARANTEED_READ)
2569 return 0;
2570
2571 /*
2572 * Altera EMI_RM 2015.05.04 :: Figure 1-26
2573 * Back-to-Back reads of the patterns used for calibration.
2574 */
Marek Vasutd844c7d2015-07-18 03:55:07 +02002575 ret = rw_mgr_mem_calibrate_read_test_patterns(0, rw_group, 1);
2576 if (ret)
Marek Vasut04372fb2015-07-18 02:46:56 +02002577 debug_cond(DLEVEL == 1,
2578 "%s:%d Guaranteed read test failed: g=%u p=%u\n",
2579 __func__, __LINE__, rw_group, phase);
Marek Vasutd844c7d2015-07-18 03:55:07 +02002580 return ret;
Marek Vasut04372fb2015-07-18 02:46:56 +02002581}
2582
2583/**
Marek Vasutf09da112015-07-18 02:57:32 +02002584 * rw_mgr_mem_calibrate_dqs_enable_calibration() - DQS Enable Calibration
2585 * @rw_group: Read/Write Group
2586 * @test_bgn: Rank at which the test begins
2587 *
2588 * DQS enable calibration ensures reliable capture of the DQ signal without
2589 * glitches on the DQS line.
2590 */
2591static int rw_mgr_mem_calibrate_dqs_enable_calibration(const u32 rw_group,
2592 const u32 test_bgn)
2593{
Marek Vasutf09da112015-07-18 02:57:32 +02002594 /*
2595 * Altera EMI_RM 2015.05.04 :: Figure 1-27
2596 * DQS and DQS Eanble Signal Relationships.
2597 */
Marek Vasut28ea8272015-07-18 04:28:42 +02002598
2599 /* We start at zero, so have one less dq to devide among */
2600 const u32 delay_step = IO_IO_IN_DELAY_MAX /
2601 (RW_MGR_MEM_DQ_PER_READ_DQS - 1);
Marek Vasut914546e2015-07-20 09:20:42 +02002602 int ret;
Marek Vasut28ea8272015-07-18 04:28:42 +02002603 u32 i, p, d, r;
2604
2605 debug("%s:%d (%u,%u)\n", __func__, __LINE__, rw_group, test_bgn);
2606
2607 /* Try different dq_in_delays since the DQ path is shorter than DQS. */
2608 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
2609 r += NUM_RANKS_PER_SHADOW_REG) {
2610 for (i = 0, p = test_bgn, d = 0;
2611 i < RW_MGR_MEM_DQ_PER_READ_DQS;
2612 i++, p++, d += delay_step) {
2613 debug_cond(DLEVEL == 1,
2614 "%s:%d: g=%u r=%u i=%u p=%u d=%u\n",
2615 __func__, __LINE__, rw_group, r, i, p, d);
2616
2617 scc_mgr_set_dq_in_delay(p, d);
2618 scc_mgr_load_dq(p);
2619 }
2620
2621 writel(0, &sdr_scc_mgr->update);
2622 }
2623
2624 /*
2625 * Try rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase across different
2626 * dq_in_delay values
2627 */
Marek Vasut914546e2015-07-20 09:20:42 +02002628 ret = rw_mgr_mem_calibrate_vfifo_find_dqs_en_phase(rw_group);
Marek Vasut28ea8272015-07-18 04:28:42 +02002629
2630 debug_cond(DLEVEL == 1,
2631 "%s:%d: g=%u found=%u; Reseting delay chain to zero\n",
Marek Vasut914546e2015-07-20 09:20:42 +02002632 __func__, __LINE__, rw_group, !ret);
Marek Vasut28ea8272015-07-18 04:28:42 +02002633
2634 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
2635 r += NUM_RANKS_PER_SHADOW_REG) {
2636 scc_mgr_apply_group_dq_in_delay(test_bgn, 0);
2637 writel(0, &sdr_scc_mgr->update);
2638 }
2639
Marek Vasut914546e2015-07-20 09:20:42 +02002640 return ret;
Marek Vasutf09da112015-07-18 02:57:32 +02002641}
2642
2643/**
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002644 * rw_mgr_mem_calibrate_dq_dqs_centering() - Centering DQ/DQS
2645 * @rw_group: Read/Write Group
2646 * @test_bgn: Rank at which the test begins
2647 * @use_read_test: Perform a read test
2648 * @update_fom: Update FOM
2649 *
2650 * The centerin DQ/DQS stage attempts to align DQ and DQS signals on reads
2651 * within a group.
2652 */
2653static int
2654rw_mgr_mem_calibrate_dq_dqs_centering(const u32 rw_group, const u32 test_bgn,
2655 const int use_read_test,
2656 const int update_fom)
2657
2658{
2659 int ret, grp_calibrated;
2660 u32 rank_bgn, sr;
2661
2662 /*
2663 * Altera EMI_RM 2015.05.04 :: Figure 1-28
2664 * Read per-bit deskew can be done on a per shadow register basis.
2665 */
2666 grp_calibrated = 1;
2667 for (rank_bgn = 0, sr = 0;
2668 rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
2669 rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
2670 /* Check if this set of ranks should be skipped entirely. */
2671 if (param->skip_shadow_regs[sr])
2672 continue;
2673
2674 ret = rw_mgr_mem_calibrate_vfifo_center(rank_bgn, rw_group,
Marek Vasut0113c3e2015-07-18 20:42:27 +02002675 test_bgn,
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002676 use_read_test,
2677 update_fom);
Marek Vasut98668242015-07-18 20:44:28 +02002678 if (!ret)
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002679 continue;
2680
2681 grp_calibrated = 0;
2682 }
2683
2684 if (!grp_calibrated)
2685 return -EIO;
2686
2687 return 0;
2688}
2689
2690/**
Marek Vasutbce24ef2015-07-17 03:16:45 +02002691 * rw_mgr_mem_calibrate_vfifo() - Calibrate the read valid prediction FIFO
2692 * @rw_group: Read/Write Group
2693 * @test_bgn: Rank at which the test begins
Dinh Nguyen3da42852015-06-02 22:52:49 -05002694 *
Marek Vasutbce24ef2015-07-17 03:16:45 +02002695 * Stage 1: Calibrate the read valid prediction FIFO.
2696 *
2697 * This function implements UniPHY calibration Stage 1, as explained in
2698 * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
2699 *
2700 * - read valid prediction will consist of finding:
2701 * - DQS enable phase and DQS enable delay (DQS Enable Calibration)
2702 * - DQS input phase and DQS input delay (DQ/DQS Centering)
Dinh Nguyen3da42852015-06-02 22:52:49 -05002703 * - we also do a per-bit deskew on the DQ lines.
2704 */
Marek Vasutc336ca32015-07-17 04:24:18 +02002705static int rw_mgr_mem_calibrate_vfifo(const u32 rw_group, const u32 test_bgn)
Dinh Nguyen3da42852015-06-02 22:52:49 -05002706{
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002707 uint32_t p, d;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002708 uint32_t dtaps_per_ptap;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002709 uint32_t failed_substage;
2710
Marek Vasut04372fb2015-07-18 02:46:56 +02002711 int ret;
2712
Marek Vasutc336ca32015-07-17 04:24:18 +02002713 debug("%s:%d: %u %u\n", __func__, __LINE__, rw_group, test_bgn);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002714
Marek Vasut7c0a9df2015-07-18 03:15:34 +02002715 /* Update info for sims */
2716 reg_file_set_group(rw_group);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002717 reg_file_set_stage(CAL_STAGE_VFIFO);
Marek Vasut7c0a9df2015-07-18 03:15:34 +02002718 reg_file_set_sub_stage(CAL_SUBSTAGE_GUARANTEED_READ);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002719
Marek Vasut7c0a9df2015-07-18 03:15:34 +02002720 failed_substage = CAL_SUBSTAGE_GUARANTEED_READ;
2721
2722 /* USER Determine number of delay taps for each phase tap. */
Marek Vasutd32badb2015-07-17 03:11:06 +02002723 dtaps_per_ptap = DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP,
2724 IO_DELAY_PER_DQS_EN_DCHAIN_TAP) - 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002725
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002726 for (d = 0; d <= dtaps_per_ptap; d += 2) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05002727 /*
2728 * In RLDRAMX we may be messing the delay of pins in
Marek Vasutc336ca32015-07-17 04:24:18 +02002729 * the same write rw_group but outside of the current read
2730 * the rw_group, but that's ok because we haven't calibrated
Marek Vasutac70d2f2015-07-17 03:44:26 +02002731 * output side yet.
Dinh Nguyen3da42852015-06-02 22:52:49 -05002732 */
2733 if (d > 0) {
Marek Vasutf51a7d32015-07-19 02:18:21 +02002734 scc_mgr_apply_group_all_out_delay_add_all_ranks(
Marek Vasutc336ca32015-07-17 04:24:18 +02002735 rw_group, d);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002736 }
2737
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002738 for (p = 0; p <= IO_DQDQS_OUT_PHASE_MAX; p++) {
Marek Vasut04372fb2015-07-18 02:46:56 +02002739 /* 1) Guaranteed Write */
2740 ret = rw_mgr_mem_calibrate_guaranteed_write(rw_group, p);
2741 if (ret)
2742 break;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002743
Marek Vasutf09da112015-07-18 02:57:32 +02002744 /* 2) DQS Enable Calibration */
2745 ret = rw_mgr_mem_calibrate_dqs_enable_calibration(rw_group,
2746 test_bgn);
2747 if (ret) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05002748 failed_substage = CAL_SUBSTAGE_DQS_EN_PHASE;
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002749 continue;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002750 }
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002751
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002752 /* 3) Centering DQ/DQS */
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002753 /*
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002754 * If doing read after write calibration, do not update
2755 * FOM now. Do it then.
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002756 */
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002757 ret = rw_mgr_mem_calibrate_dq_dqs_centering(rw_group,
2758 test_bgn, 1, 0);
2759 if (ret) {
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002760 failed_substage = CAL_SUBSTAGE_VFIFO_CENTER;
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002761 continue;
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002762 }
2763
Marek Vasut16cfc4b2015-07-18 03:10:31 +02002764 /* All done. */
2765 goto cal_done_ok;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002766 }
2767 }
2768
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002769 /* Calibration Stage 1 failed. */
Marek Vasutc336ca32015-07-17 04:24:18 +02002770 set_failing_group_stage(rw_group, CAL_STAGE_VFIFO, failed_substage);
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002771 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002772
Marek Vasutfe2d0a22015-07-17 03:50:17 +02002773 /* Calibration Stage 1 completed OK. */
2774cal_done_ok:
Dinh Nguyen3da42852015-06-02 22:52:49 -05002775 /*
2776 * Reset the delay chains back to zero if they have moved > 1
2777 * (check for > 1 because loop will increase d even when pass in
2778 * first case).
2779 */
2780 if (d > 2)
Marek Vasutc336ca32015-07-17 04:24:18 +02002781 scc_mgr_zero_group(rw_group, 1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002782
2783 return 1;
2784}
2785
2786/* VFIFO Calibration -- Read Deskew Calibration after write deskew */
2787static uint32_t rw_mgr_mem_calibrate_vfifo_end(uint32_t read_group,
2788 uint32_t test_bgn)
2789{
2790 uint32_t rank_bgn, sr;
2791 uint32_t grp_calibrated;
2792 uint32_t write_group;
2793
2794 debug("%s:%d %u %u", __func__, __LINE__, read_group, test_bgn);
2795
2796 /* update info for sims */
2797
2798 reg_file_set_stage(CAL_STAGE_VFIFO_AFTER_WRITES);
2799 reg_file_set_sub_stage(CAL_SUBSTAGE_VFIFO_CENTER);
2800
2801 write_group = read_group;
2802
2803 /* update info for sims */
2804 reg_file_set_group(read_group);
2805
2806 grp_calibrated = 1;
2807 /* Read per-bit deskew can be done on a per shadow register basis */
2808 for (rank_bgn = 0, sr = 0; rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
2809 rank_bgn += NUM_RANKS_PER_SHADOW_REG, ++sr) {
2810 /* Determine if this set of ranks should be skipped entirely */
2811 if (!param->skip_shadow_regs[sr]) {
2812 /* This is the last calibration round, update FOM here */
Marek Vasut98668242015-07-18 20:44:28 +02002813 if (rw_mgr_mem_calibrate_vfifo_center(rank_bgn,
Dinh Nguyen3da42852015-06-02 22:52:49 -05002814 read_group,
2815 test_bgn, 0,
2816 1)) {
2817 grp_calibrated = 0;
2818 }
2819 }
2820 }
2821
2822
2823 if (grp_calibrated == 0) {
2824 set_failing_group_stage(write_group,
2825 CAL_STAGE_VFIFO_AFTER_WRITES,
2826 CAL_SUBSTAGE_VFIFO_CENTER);
2827 return 0;
2828 }
2829
2830 return 1;
2831}
2832
2833/* Calibrate LFIFO to find smallest read latency */
2834static uint32_t rw_mgr_mem_calibrate_lfifo(void)
2835{
2836 uint32_t found_one;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002837
2838 debug("%s:%d\n", __func__, __LINE__);
2839
2840 /* update info for sims */
2841 reg_file_set_stage(CAL_STAGE_LFIFO);
2842 reg_file_set_sub_stage(CAL_SUBSTAGE_READ_LATENCY);
2843
2844 /* Load up the patterns used by read calibration for all ranks */
2845 rw_mgr_mem_calibrate_read_load_patterns(0, 1);
2846 found_one = 0;
2847
Dinh Nguyen3da42852015-06-02 22:52:49 -05002848 do {
Marek Vasut1273dd92015-07-12 21:05:08 +02002849 writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002850 debug_cond(DLEVEL == 2, "%s:%d lfifo: read_lat=%u",
2851 __func__, __LINE__, gbl->curr_read_lat);
2852
2853 if (!rw_mgr_mem_calibrate_read_test_all_ranks(0,
2854 NUM_READ_TESTS,
2855 PASS_ALL_BITS,
Marek Vasut96df6032015-07-19 07:35:36 +02002856 1)) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05002857 break;
2858 }
2859
2860 found_one = 1;
2861 /* reduce read latency and see if things are working */
2862 /* correctly */
2863 gbl->curr_read_lat--;
2864 } while (gbl->curr_read_lat > 0);
2865
2866 /* reset the fifos to get pointers to known state */
2867
Marek Vasut1273dd92015-07-12 21:05:08 +02002868 writel(0, &phy_mgr_cmd->fifo_reset);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002869
2870 if (found_one) {
2871 /* add a fudge factor to the read latency that was determined */
2872 gbl->curr_read_lat += 2;
Marek Vasut1273dd92015-07-12 21:05:08 +02002873 writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05002874 debug_cond(DLEVEL == 2, "%s:%d lfifo: success: using \
2875 read_lat=%u\n", __func__, __LINE__,
2876 gbl->curr_read_lat);
2877 return 1;
2878 } else {
2879 set_failing_group_stage(0xff, CAL_STAGE_LFIFO,
2880 CAL_SUBSTAGE_READ_LATENCY);
2881
2882 debug_cond(DLEVEL == 2, "%s:%d lfifo: failed at initial \
2883 read_lat=%u\n", __func__, __LINE__,
2884 gbl->curr_read_lat);
2885 return 0;
2886 }
2887}
2888
Marek Vasutc8570af2015-07-21 05:26:58 +02002889/**
2890 * search_window() - Search for the/part of the window with DM/DQS shift
2891 * @search_dm: If 1, search for the DM shift, if 0, search for DQS shift
2892 * @rank_bgn: Rank number
2893 * @write_group: Write Group
2894 * @bgn_curr: Current window begin
2895 * @end_curr: Current window end
2896 * @bgn_best: Current best window begin
2897 * @end_best: Current best window end
2898 * @win_best: Size of the best window
2899 * @new_dqs: New DQS value (only applicable if search_dm = 0).
2900 *
2901 * Search for the/part of the window with DM/DQS shift.
2902 */
2903static void search_window(const int search_dm,
2904 const u32 rank_bgn, const u32 write_group,
2905 int *bgn_curr, int *end_curr, int *bgn_best,
2906 int *end_best, int *win_best, int new_dqs)
2907{
2908 u32 bit_chk;
2909 const int max = IO_IO_OUT1_DELAY_MAX - new_dqs;
2910 int d, di;
2911
2912 /* Search for the/part of the window with DM/DQS shift. */
2913 for (di = max; di >= 0; di -= DELTA_D) {
2914 if (search_dm) {
2915 d = di;
2916 scc_mgr_apply_group_dm_out1_delay(d);
2917 } else {
2918 /* For DQS, we go from 0...max */
2919 d = max - di;
2920 /*
2921 * Note: This only shifts DQS, so are we limiting ourselve to
2922 * width of DQ unnecessarily.
2923 */
2924 scc_mgr_apply_group_dqs_io_and_oct_out1(write_group,
2925 d + new_dqs);
2926 }
2927
2928 writel(0, &sdr_scc_mgr->update);
2929
2930 if (rw_mgr_mem_calibrate_write_test(rank_bgn, write_group, 1,
2931 PASS_ALL_BITS, &bit_chk,
2932 0)) {
2933 /* Set current end of the window. */
2934 *end_curr = search_dm ? -d : d;
2935
2936 /*
2937 * If a starting edge of our window has not been seen
2938 * this is our current start of the DM window.
2939 */
2940 if (*bgn_curr == IO_IO_OUT1_DELAY_MAX + 1)
2941 *bgn_curr = search_dm ? -d : d;
2942
2943 /*
2944 * If current window is bigger than best seen.
2945 * Set best seen to be current window.
2946 */
2947 if ((*end_curr - *bgn_curr + 1) > *win_best) {
2948 *win_best = *end_curr - *bgn_curr + 1;
2949 *bgn_best = *bgn_curr;
2950 *end_best = *end_curr;
2951 }
2952 } else {
2953 /* We just saw a failing test. Reset temp edge. */
2954 *bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
2955 *end_curr = IO_IO_OUT1_DELAY_MAX + 1;
2956
2957 /* Early exit is only applicable to DQS. */
2958 if (search_dm)
2959 continue;
2960
2961 /*
2962 * Early exit optimization: if the remaining delay
2963 * chain space is less than already seen largest
2964 * window we can exit.
2965 */
2966 if (*win_best - 1 > IO_IO_OUT1_DELAY_MAX - new_dqs - d)
2967 break;
2968 }
2969 }
2970}
2971
Dinh Nguyen3da42852015-06-02 22:52:49 -05002972/*
Marek Vasuta386a502015-07-21 05:33:49 +02002973 * rw_mgr_mem_calibrate_writes_center() - Center all windows
2974 * @rank_bgn: Rank number
2975 * @write_group: Write group
2976 * @test_bgn: Rank at which the test begins
2977 *
2978 * Center all windows. Do per-bit-deskew to possibly increase size of
Dinh Nguyen3da42852015-06-02 22:52:49 -05002979 * certain windows.
2980 */
Marek Vasut3b44f552015-07-21 05:00:42 +02002981static int
2982rw_mgr_mem_calibrate_writes_center(const u32 rank_bgn, const u32 write_group,
2983 const u32 test_bgn)
Dinh Nguyen3da42852015-06-02 22:52:49 -05002984{
Marek Vasutc8570af2015-07-21 05:26:58 +02002985 int i;
Marek Vasut3b44f552015-07-21 05:00:42 +02002986 u32 sticky_bit_chk;
2987 u32 min_index;
Marek Vasut3b44f552015-07-21 05:00:42 +02002988 int left_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
2989 int right_edge[RW_MGR_MEM_DQ_PER_WRITE_DQS];
2990 int mid;
2991 int mid_min, orig_mid_min;
2992 int new_dqs, start_dqs;
2993 int dq_margin, dqs_margin, dm_margin;
2994 int bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
2995 int end_curr = IO_IO_OUT1_DELAY_MAX + 1;
2996 int bgn_best = IO_IO_OUT1_DELAY_MAX + 1;
2997 int end_best = IO_IO_OUT1_DELAY_MAX + 1;
2998 int win_best = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05002999
Marek Vasutc4907892015-07-13 02:11:02 +02003000 int ret;
3001
Dinh Nguyen3da42852015-06-02 22:52:49 -05003002 debug("%s:%d %u %u", __func__, __LINE__, write_group, test_bgn);
3003
3004 dm_margin = 0;
3005
Marek Vasutc6540872015-07-21 05:29:05 +02003006 start_dqs = readl((SDR_PHYGRP_SCCGRP_ADDRESS |
3007 SCC_MGR_IO_OUT1_DELAY_OFFSET) +
Dinh Nguyen3da42852015-06-02 22:52:49 -05003008 (RW_MGR_MEM_DQ_PER_WRITE_DQS << 2));
3009
Marek Vasut3b44f552015-07-21 05:00:42 +02003010 /* Per-bit deskew. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003011
3012 /*
Marek Vasut3b44f552015-07-21 05:00:42 +02003013 * Set the left and right edge of each bit to an illegal value.
3014 * Use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value.
Dinh Nguyen3da42852015-06-02 22:52:49 -05003015 */
3016 sticky_bit_chk = 0;
3017 for (i = 0; i < RW_MGR_MEM_DQ_PER_WRITE_DQS; i++) {
3018 left_edge[i] = IO_IO_OUT1_DELAY_MAX + 1;
3019 right_edge[i] = IO_IO_OUT1_DELAY_MAX + 1;
3020 }
3021
Marek Vasut3b44f552015-07-21 05:00:42 +02003022 /* Search for the left edge of the window for each bit. */
Marek Vasut71120772015-07-13 02:38:15 +02003023 search_left_edge(1, rank_bgn, write_group, 0, test_bgn,
Marek Vasut0c4be192015-07-18 20:34:00 +02003024 &sticky_bit_chk,
Marek Vasut71120772015-07-13 02:38:15 +02003025 left_edge, right_edge, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003026
Marek Vasut3b44f552015-07-21 05:00:42 +02003027 /* Search for the right edge of the window for each bit. */
Marek Vasutc4907892015-07-13 02:11:02 +02003028 ret = search_right_edge(1, rank_bgn, write_group, 0,
3029 start_dqs, 0,
Marek Vasut0c4be192015-07-18 20:34:00 +02003030 &sticky_bit_chk,
Marek Vasutc4907892015-07-13 02:11:02 +02003031 left_edge, right_edge, 0);
3032 if (ret) {
3033 set_failing_group_stage(test_bgn + ret - 1, CAL_STAGE_WRITES,
3034 CAL_SUBSTAGE_WRITES_CENTER);
Marek Vasutd043ee52015-07-21 05:32:49 +02003035 return -EINVAL;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003036 }
3037
Marek Vasutafb3eb82015-07-18 19:18:06 +02003038 min_index = get_window_mid_index(1, left_edge, right_edge, &mid_min);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003039
Marek Vasut3b44f552015-07-21 05:00:42 +02003040 /* Determine the amount we can change DQS (which is -mid_min). */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003041 orig_mid_min = mid_min;
3042 new_dqs = start_dqs;
3043 mid_min = 0;
Marek Vasut3b44f552015-07-21 05:00:42 +02003044 debug_cond(DLEVEL == 1,
3045 "%s:%d write_center: start_dqs=%d new_dqs=%d mid_min=%d\n",
3046 __func__, __LINE__, start_dqs, new_dqs, mid_min);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003047
Marek Vasutffb8b662015-07-18 19:46:26 +02003048 /* Add delay to bring centre of all DQ windows to the same "level". */
3049 center_dq_windows(1, left_edge, right_edge, mid_min, orig_mid_min,
3050 min_index, 0, &dq_margin, &dqs_margin);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003051
3052 /* Move DQS */
3053 scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
Marek Vasut1273dd92015-07-12 21:05:08 +02003054 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003055
3056 /* Centre DM */
3057 debug_cond(DLEVEL == 2, "%s:%d write_center: DM\n", __func__, __LINE__);
3058
3059 /*
Marek Vasut3b44f552015-07-21 05:00:42 +02003060 * Set the left and right edge of each bit to an illegal value.
3061 * Use (IO_IO_OUT1_DELAY_MAX + 1) as an illegal value.
Dinh Nguyen3da42852015-06-02 22:52:49 -05003062 */
3063 left_edge[0] = IO_IO_OUT1_DELAY_MAX + 1;
3064 right_edge[0] = IO_IO_OUT1_DELAY_MAX + 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003065
Marek Vasut3b44f552015-07-21 05:00:42 +02003066 /* Search for the/part of the window with DM shift. */
Marek Vasutc8570af2015-07-21 05:26:58 +02003067 search_window(1, rank_bgn, write_group, &bgn_curr, &end_curr,
3068 &bgn_best, &end_best, &win_best, 0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003069
Marek Vasut3b44f552015-07-21 05:00:42 +02003070 /* Reset DM delay chains to 0. */
Marek Vasut32675242015-07-17 06:07:13 +02003071 scc_mgr_apply_group_dm_out1_delay(0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003072
3073 /*
3074 * Check to see if the current window nudges up aganist 0 delay.
3075 * If so we need to continue the search by shifting DQS otherwise DQS
Marek Vasut3b44f552015-07-21 05:00:42 +02003076 * search begins as a new search.
3077 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003078 if (end_curr != 0) {
3079 bgn_curr = IO_IO_OUT1_DELAY_MAX + 1;
3080 end_curr = IO_IO_OUT1_DELAY_MAX + 1;
3081 }
3082
Marek Vasut3b44f552015-07-21 05:00:42 +02003083 /* Search for the/part of the window with DQS shifts. */
Marek Vasutc8570af2015-07-21 05:26:58 +02003084 search_window(0, rank_bgn, write_group, &bgn_curr, &end_curr,
3085 &bgn_best, &end_best, &win_best, new_dqs);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003086
Marek Vasut3b44f552015-07-21 05:00:42 +02003087 /* Assign left and right edge for cal and reporting. */
3088 left_edge[0] = -1 * bgn_best;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003089 right_edge[0] = end_best;
3090
Marek Vasut3b44f552015-07-21 05:00:42 +02003091 debug_cond(DLEVEL == 2, "%s:%d dm_calib: left=%d right=%d\n",
3092 __func__, __LINE__, left_edge[0], right_edge[0]);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003093
Marek Vasut3b44f552015-07-21 05:00:42 +02003094 /* Move DQS (back to orig). */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003095 scc_mgr_apply_group_dqs_io_and_oct_out1(write_group, new_dqs);
3096
3097 /* Move DM */
3098
Marek Vasut3b44f552015-07-21 05:00:42 +02003099 /* Find middle of window for the DM bit. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003100 mid = (left_edge[0] - right_edge[0]) / 2;
3101
Marek Vasut3b44f552015-07-21 05:00:42 +02003102 /* Only move right, since we are not moving DQS/DQ. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003103 if (mid < 0)
3104 mid = 0;
3105
Marek Vasut3b44f552015-07-21 05:00:42 +02003106 /* dm_marign should fail if we never find a window. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003107 if (win_best == 0)
3108 dm_margin = -1;
3109 else
3110 dm_margin = left_edge[0] - mid;
3111
Marek Vasut32675242015-07-17 06:07:13 +02003112 scc_mgr_apply_group_dm_out1_delay(mid);
Marek Vasut1273dd92015-07-12 21:05:08 +02003113 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003114
Marek Vasut3b44f552015-07-21 05:00:42 +02003115 debug_cond(DLEVEL == 2,
3116 "%s:%d dm_calib: left=%d right=%d mid=%d dm_margin=%d\n",
3117 __func__, __LINE__, left_edge[0], right_edge[0],
3118 mid, dm_margin);
3119 /* Export values. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003120 gbl->fom_out += dq_margin + dqs_margin;
3121
Marek Vasut3b44f552015-07-21 05:00:42 +02003122 debug_cond(DLEVEL == 2,
3123 "%s:%d write_center: dq_margin=%d dqs_margin=%d dm_margin=%d\n",
3124 __func__, __LINE__, dq_margin, dqs_margin, dm_margin);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003125
3126 /*
3127 * Do not remove this line as it makes sure all of our
3128 * decisions have been applied.
3129 */
Marek Vasut1273dd92015-07-12 21:05:08 +02003130 writel(0, &sdr_scc_mgr->update);
Marek Vasut3b44f552015-07-21 05:00:42 +02003131
Marek Vasutd043ee52015-07-21 05:32:49 +02003132 if ((dq_margin < 0) || (dqs_margin < 0) || (dm_margin < 0))
3133 return -EINVAL;
3134
3135 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003136}
3137
Marek Vasutdb3a6062015-07-18 07:23:25 +02003138/**
3139 * rw_mgr_mem_calibrate_writes() - Write Calibration Part One
3140 * @rank_bgn: Rank number
3141 * @group: Read/Write Group
3142 * @test_bgn: Rank at which the test begins
3143 *
3144 * Stage 2: Write Calibration Part One.
3145 *
3146 * This function implements UniPHY calibration Stage 2, as explained in
3147 * detail in Altera EMI_RM 2015.05.04 , "UniPHY Calibration Stages".
3148 */
3149static int rw_mgr_mem_calibrate_writes(const u32 rank_bgn, const u32 group,
3150 const u32 test_bgn)
Dinh Nguyen3da42852015-06-02 22:52:49 -05003151{
Marek Vasutdb3a6062015-07-18 07:23:25 +02003152 int ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003153
Marek Vasutdb3a6062015-07-18 07:23:25 +02003154 /* Update info for sims */
3155 debug("%s:%d %u %u\n", __func__, __LINE__, group, test_bgn);
3156
3157 reg_file_set_group(group);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003158 reg_file_set_stage(CAL_STAGE_WRITES);
3159 reg_file_set_sub_stage(CAL_SUBSTAGE_WRITES_CENTER);
3160
Marek Vasutdb3a6062015-07-18 07:23:25 +02003161 ret = rw_mgr_mem_calibrate_writes_center(rank_bgn, group, test_bgn);
Marek Vasutd043ee52015-07-21 05:32:49 +02003162 if (ret)
Marek Vasutdb3a6062015-07-18 07:23:25 +02003163 set_failing_group_stage(group, CAL_STAGE_WRITES,
Dinh Nguyen3da42852015-06-02 22:52:49 -05003164 CAL_SUBSTAGE_WRITES_CENTER);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003165
Marek Vasutd043ee52015-07-21 05:32:49 +02003166 return ret;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003167}
3168
Marek Vasut4b0ac262015-07-20 07:33:33 +02003169/**
3170 * mem_precharge_and_activate() - Precharge all banks and activate
3171 *
3172 * Precharge all banks and activate row 0 in bank "000..." and bank "111...".
3173 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003174static void mem_precharge_and_activate(void)
3175{
Marek Vasut4b0ac262015-07-20 07:33:33 +02003176 int r;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003177
3178 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS; r++) {
Marek Vasut4b0ac262015-07-20 07:33:33 +02003179 /* Test if the rank should be skipped. */
3180 if (param->skip_ranks[r])
Dinh Nguyen3da42852015-06-02 22:52:49 -05003181 continue;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003182
Marek Vasut4b0ac262015-07-20 07:33:33 +02003183 /* Set rank. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003184 set_rank_and_odt_mask(r, RW_MGR_ODT_MODE_OFF);
3185
Marek Vasut4b0ac262015-07-20 07:33:33 +02003186 /* Precharge all banks. */
Marek Vasut1273dd92015-07-12 21:05:08 +02003187 writel(RW_MGR_PRECHARGE_ALL, SDR_PHYGRP_RWMGRGRP_ADDRESS |
3188 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003189
Marek Vasut1273dd92015-07-12 21:05:08 +02003190 writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr0);
3191 writel(RW_MGR_ACTIVATE_0_AND_1_WAIT1,
3192 &sdr_rw_load_jump_mgr_regs->load_jump_add0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003193
Marek Vasut1273dd92015-07-12 21:05:08 +02003194 writel(0x0F, &sdr_rw_load_mgr_regs->load_cntr1);
3195 writel(RW_MGR_ACTIVATE_0_AND_1_WAIT2,
3196 &sdr_rw_load_jump_mgr_regs->load_jump_add1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003197
Marek Vasut4b0ac262015-07-20 07:33:33 +02003198 /* Activate rows. */
Marek Vasut1273dd92015-07-12 21:05:08 +02003199 writel(RW_MGR_ACTIVATE_0_AND_1, SDR_PHYGRP_RWMGRGRP_ADDRESS |
3200 RW_MGR_RUN_SINGLE_GROUP_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003201 }
3202}
3203
Marek Vasut16502a02015-07-17 01:57:41 +02003204/**
3205 * mem_init_latency() - Configure memory RLAT and WLAT settings
3206 *
3207 * Configure memory RLAT and WLAT parameters.
3208 */
3209static void mem_init_latency(void)
Dinh Nguyen3da42852015-06-02 22:52:49 -05003210{
Marek Vasut16502a02015-07-17 01:57:41 +02003211 /*
3212 * For AV/CV, LFIFO is hardened and always runs at full rate
3213 * so max latency in AFI clocks, used here, is correspondingly
3214 * smaller.
3215 */
3216 const u32 max_latency = (1 << MAX_LATENCY_COUNT_WIDTH) - 1;
3217 u32 rlat, wlat;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003218
3219 debug("%s:%d\n", __func__, __LINE__);
Marek Vasut16502a02015-07-17 01:57:41 +02003220
3221 /*
3222 * Read in write latency.
3223 * WL for Hard PHY does not include additive latency.
3224 */
Marek Vasut1273dd92015-07-12 21:05:08 +02003225 wlat = readl(&data_mgr->t_wl_add);
3226 wlat += readl(&data_mgr->mem_t_add);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003227
Marek Vasut16502a02015-07-17 01:57:41 +02003228 gbl->rw_wl_nop_cycles = wlat - 1;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003229
Marek Vasut16502a02015-07-17 01:57:41 +02003230 /* Read in readl latency. */
Marek Vasut1273dd92015-07-12 21:05:08 +02003231 rlat = readl(&data_mgr->t_rl_add);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003232
Marek Vasut16502a02015-07-17 01:57:41 +02003233 /* Set a pretty high read latency initially. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003234 gbl->curr_read_lat = rlat + 16;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003235 if (gbl->curr_read_lat > max_latency)
3236 gbl->curr_read_lat = max_latency;
3237
Marek Vasut1273dd92015-07-12 21:05:08 +02003238 writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003239
Marek Vasut16502a02015-07-17 01:57:41 +02003240 /* Advertise write latency. */
3241 writel(wlat, &phy_mgr_cfg->afi_wlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003242}
3243
Marek Vasut51cea0b2015-07-26 10:54:15 +02003244/**
3245 * @mem_skip_calibrate() - Set VFIFO and LFIFO to instant-on settings
3246 *
3247 * Set VFIFO and LFIFO to instant-on settings in skip calibration mode.
3248 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003249static void mem_skip_calibrate(void)
3250{
3251 uint32_t vfifo_offset;
3252 uint32_t i, j, r;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003253
3254 debug("%s:%d\n", __func__, __LINE__);
3255 /* Need to update every shadow register set used by the interface */
3256 for (r = 0; r < RW_MGR_MEM_NUMBER_OF_RANKS;
Marek Vasut51cea0b2015-07-26 10:54:15 +02003257 r += NUM_RANKS_PER_SHADOW_REG) {
Dinh Nguyen3da42852015-06-02 22:52:49 -05003258 /*
3259 * Set output phase alignment settings appropriate for
3260 * skip calibration.
3261 */
3262 for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
3263 scc_mgr_set_dqs_en_phase(i, 0);
3264#if IO_DLL_CHAIN_LENGTH == 6
3265 scc_mgr_set_dqdqs_output_phase(i, 6);
3266#else
3267 scc_mgr_set_dqdqs_output_phase(i, 7);
3268#endif
3269 /*
3270 * Case:33398
3271 *
3272 * Write data arrives to the I/O two cycles before write
3273 * latency is reached (720 deg).
3274 * -> due to bit-slip in a/c bus
3275 * -> to allow board skew where dqs is longer than ck
3276 * -> how often can this happen!?
3277 * -> can claim back some ptaps for high freq
3278 * support if we can relax this, but i digress...
3279 *
3280 * The write_clk leads mem_ck by 90 deg
3281 * The minimum ptap of the OPA is 180 deg
3282 * Each ptap has (360 / IO_DLL_CHAIN_LENGH) deg of delay
3283 * The write_clk is always delayed by 2 ptaps
3284 *
3285 * Hence, to make DQS aligned to CK, we need to delay
3286 * DQS by:
3287 * (720 - 90 - 180 - 2 * (360 / IO_DLL_CHAIN_LENGTH))
3288 *
3289 * Dividing the above by (360 / IO_DLL_CHAIN_LENGTH)
3290 * gives us the number of ptaps, which simplies to:
3291 *
3292 * (1.25 * IO_DLL_CHAIN_LENGTH - 2)
3293 */
Marek Vasut51cea0b2015-07-26 10:54:15 +02003294 scc_mgr_set_dqdqs_output_phase(i,
3295 1.25 * IO_DLL_CHAIN_LENGTH - 2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003296 }
Marek Vasut1273dd92015-07-12 21:05:08 +02003297 writel(0xff, &sdr_scc_mgr->dqs_ena);
3298 writel(0xff, &sdr_scc_mgr->dqs_io_ena);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003299
Dinh Nguyen3da42852015-06-02 22:52:49 -05003300 for (i = 0; i < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; i++) {
Marek Vasut1273dd92015-07-12 21:05:08 +02003301 writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
3302 SCC_MGR_GROUP_COUNTER_OFFSET);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003303 }
Marek Vasut1273dd92015-07-12 21:05:08 +02003304 writel(0xff, &sdr_scc_mgr->dq_ena);
3305 writel(0xff, &sdr_scc_mgr->dm_ena);
3306 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003307 }
3308
3309 /* Compensate for simulation model behaviour */
3310 for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
3311 scc_mgr_set_dqs_bus_in_delay(i, 10);
3312 scc_mgr_load_dqs(i);
3313 }
Marek Vasut1273dd92015-07-12 21:05:08 +02003314 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003315
3316 /*
3317 * ArriaV has hard FIFOs that can only be initialized by incrementing
3318 * in sequencer.
3319 */
3320 vfifo_offset = CALIB_VFIFO_OFFSET;
Marek Vasut51cea0b2015-07-26 10:54:15 +02003321 for (j = 0; j < vfifo_offset; j++)
Marek Vasut1273dd92015-07-12 21:05:08 +02003322 writel(0xff, &phy_mgr_cmd->inc_vfifo_hard_phy);
Marek Vasut1273dd92015-07-12 21:05:08 +02003323 writel(0, &phy_mgr_cmd->fifo_reset);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003324
3325 /*
Marek Vasut51cea0b2015-07-26 10:54:15 +02003326 * For Arria V and Cyclone V with hard LFIFO, we get the skip-cal
3327 * setting from generation-time constant.
Dinh Nguyen3da42852015-06-02 22:52:49 -05003328 */
3329 gbl->curr_read_lat = CALIB_LFIFO_OFFSET;
Marek Vasut1273dd92015-07-12 21:05:08 +02003330 writel(gbl->curr_read_lat, &phy_mgr_cfg->phy_rlat);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003331}
3332
Marek Vasut3589fbf2015-07-20 04:34:51 +02003333/**
3334 * mem_calibrate() - Memory calibration entry point.
3335 *
3336 * Perform memory calibration.
3337 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003338static uint32_t mem_calibrate(void)
3339{
3340 uint32_t i;
3341 uint32_t rank_bgn, sr;
3342 uint32_t write_group, write_test_bgn;
3343 uint32_t read_group, read_test_bgn;
3344 uint32_t run_groups, current_run;
3345 uint32_t failing_groups = 0;
3346 uint32_t group_failed = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003347
Marek Vasut33c42bb2015-07-17 02:21:47 +02003348 const u32 rwdqs_ratio = RW_MGR_MEM_IF_READ_DQS_WIDTH /
3349 RW_MGR_MEM_IF_WRITE_DQS_WIDTH;
3350
Dinh Nguyen3da42852015-06-02 22:52:49 -05003351 debug("%s:%d\n", __func__, __LINE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003352
Marek Vasut16502a02015-07-17 01:57:41 +02003353 /* Initialize the data settings */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003354 gbl->error_substage = CAL_SUBSTAGE_NIL;
3355 gbl->error_stage = CAL_STAGE_NIL;
3356 gbl->error_group = 0xff;
3357 gbl->fom_in = 0;
3358 gbl->fom_out = 0;
3359
Marek Vasut16502a02015-07-17 01:57:41 +02003360 /* Initialize WLAT and RLAT. */
3361 mem_init_latency();
3362
3363 /* Initialize bit slips. */
3364 mem_precharge_and_activate();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003365
Dinh Nguyen3da42852015-06-02 22:52:49 -05003366 for (i = 0; i < RW_MGR_MEM_IF_READ_DQS_WIDTH; i++) {
Marek Vasut1273dd92015-07-12 21:05:08 +02003367 writel(i, SDR_PHYGRP_SCCGRP_ADDRESS |
3368 SCC_MGR_GROUP_COUNTER_OFFSET);
Marek Vasutfa5d8212015-07-19 01:34:43 +02003369 /* Only needed once to set all groups, pins, DQ, DQS, DM. */
3370 if (i == 0)
3371 scc_mgr_set_hhp_extras();
3372
Marek Vasutc5c5f532015-07-17 02:06:20 +02003373 scc_set_bypass_mode(i);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003374 }
3375
Marek Vasut722c9682015-07-17 02:07:12 +02003376 /* Calibration is skipped. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003377 if ((dyn_calib_steps & CALIB_SKIP_ALL) == CALIB_SKIP_ALL) {
3378 /*
3379 * Set VFIFO and LFIFO to instant-on settings in skip
3380 * calibration mode.
3381 */
3382 mem_skip_calibrate();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003383
Marek Vasut722c9682015-07-17 02:07:12 +02003384 /*
3385 * Do not remove this line as it makes sure all of our
3386 * decisions have been applied.
3387 */
3388 writel(0, &sdr_scc_mgr->update);
3389 return 1;
3390 }
Dinh Nguyen3da42852015-06-02 22:52:49 -05003391
Marek Vasut722c9682015-07-17 02:07:12 +02003392 /* Calibration is not skipped. */
3393 for (i = 0; i < NUM_CALIB_REPEAT; i++) {
3394 /*
3395 * Zero all delay chain/phase settings for all
3396 * groups and all shadow register sets.
3397 */
3398 scc_mgr_zero_all();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003399
Marek Vasut722c9682015-07-17 02:07:12 +02003400 run_groups = ~param->skip_groups;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003401
Marek Vasut722c9682015-07-17 02:07:12 +02003402 for (write_group = 0, write_test_bgn = 0; write_group
3403 < RW_MGR_MEM_IF_WRITE_DQS_WIDTH; write_group++,
3404 write_test_bgn += RW_MGR_MEM_DQ_PER_WRITE_DQS) {
Marek Vasutc452dcd2015-07-17 02:50:56 +02003405
3406 /* Initialize the group failure */
Marek Vasut722c9682015-07-17 02:07:12 +02003407 group_failed = 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003408
Marek Vasut722c9682015-07-17 02:07:12 +02003409 current_run = run_groups & ((1 <<
3410 RW_MGR_NUM_DQS_PER_WRITE_GROUP) - 1);
3411 run_groups = run_groups >>
3412 RW_MGR_NUM_DQS_PER_WRITE_GROUP;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003413
Marek Vasut722c9682015-07-17 02:07:12 +02003414 if (current_run == 0)
3415 continue;
3416
3417 writel(write_group, SDR_PHYGRP_SCCGRP_ADDRESS |
3418 SCC_MGR_GROUP_COUNTER_OFFSET);
3419 scc_mgr_zero_group(write_group, 0);
3420
Marek Vasut33c42bb2015-07-17 02:21:47 +02003421 for (read_group = write_group * rwdqs_ratio,
3422 read_test_bgn = 0;
Marek Vasutc452dcd2015-07-17 02:50:56 +02003423 read_group < (write_group + 1) * rwdqs_ratio;
Marek Vasut33c42bb2015-07-17 02:21:47 +02003424 read_group++,
3425 read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) {
3426 if (STATIC_CALIB_STEPS & CALIB_SKIP_VFIFO)
3427 continue;
Marek Vasut722c9682015-07-17 02:07:12 +02003428
Marek Vasut33c42bb2015-07-17 02:21:47 +02003429 /* Calibrate the VFIFO */
3430 if (rw_mgr_mem_calibrate_vfifo(read_group,
3431 read_test_bgn))
3432 continue;
3433
Marek Vasutc452dcd2015-07-17 02:50:56 +02003434 if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
3435 return 0;
3436
3437 /* The group failed, we're done. */
3438 goto grp_failed;
3439 }
3440
3441 /* Calibrate the output side */
3442 for (rank_bgn = 0, sr = 0;
3443 rank_bgn < RW_MGR_MEM_NUMBER_OF_RANKS;
3444 rank_bgn += NUM_RANKS_PER_SHADOW_REG, sr++) {
3445 if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
3446 continue;
3447
3448 /* Not needed in quick mode! */
3449 if (STATIC_CALIB_STEPS & CALIB_SKIP_DELAY_SWEEPS)
3450 continue;
3451
3452 /*
3453 * Determine if this set of ranks
3454 * should be skipped entirely.
3455 */
3456 if (param->skip_shadow_regs[sr])
3457 continue;
3458
3459 /* Calibrate WRITEs */
Marek Vasutdb3a6062015-07-18 07:23:25 +02003460 if (!rw_mgr_mem_calibrate_writes(rank_bgn,
Marek Vasutc452dcd2015-07-17 02:50:56 +02003461 write_group, write_test_bgn))
3462 continue;
3463
Marek Vasut33c42bb2015-07-17 02:21:47 +02003464 group_failed = 1;
3465 if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
3466 return 0;
Marek Vasut722c9682015-07-17 02:07:12 +02003467 }
3468
Marek Vasutc452dcd2015-07-17 02:50:56 +02003469 /* Some group failed, we're done. */
3470 if (group_failed)
3471 goto grp_failed;
Marek Vasut4ac21612015-07-17 02:31:04 +02003472
Marek Vasutc452dcd2015-07-17 02:50:56 +02003473 for (read_group = write_group * rwdqs_ratio,
3474 read_test_bgn = 0;
3475 read_group < (write_group + 1) * rwdqs_ratio;
3476 read_group++,
3477 read_test_bgn += RW_MGR_MEM_DQ_PER_READ_DQS) {
3478 if (STATIC_CALIB_STEPS & CALIB_SKIP_WRITES)
3479 continue;
Marek Vasut4ac21612015-07-17 02:31:04 +02003480
Marek Vasutc452dcd2015-07-17 02:50:56 +02003481 if (rw_mgr_mem_calibrate_vfifo_end(read_group,
3482 read_test_bgn))
3483 continue;
Marek Vasut4ac21612015-07-17 02:31:04 +02003484
Marek Vasutc452dcd2015-07-17 02:50:56 +02003485 if (!(gbl->phy_debug_mode_flags & PHY_DEBUG_SWEEP_ALL_GROUPS))
3486 return 0;
Marek Vasut4ac21612015-07-17 02:31:04 +02003487
Marek Vasutc452dcd2015-07-17 02:50:56 +02003488 /* The group failed, we're done. */
3489 goto grp_failed;
Marek Vasut722c9682015-07-17 02:07:12 +02003490 }
3491
Marek Vasutc452dcd2015-07-17 02:50:56 +02003492 /* No group failed, continue as usual. */
3493 continue;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003494
Marek Vasutc452dcd2015-07-17 02:50:56 +02003495grp_failed: /* A group failed, increment the counter. */
3496 failing_groups++;
Marek Vasut722c9682015-07-17 02:07:12 +02003497 }
Dinh Nguyen3da42852015-06-02 22:52:49 -05003498
Marek Vasut722c9682015-07-17 02:07:12 +02003499 /*
3500 * USER If there are any failing groups then report
3501 * the failure.
3502 */
3503 if (failing_groups != 0)
3504 return 0;
3505
Marek Vasutc50ae302015-07-17 02:40:21 +02003506 if (STATIC_CALIB_STEPS & CALIB_SKIP_LFIFO)
3507 continue;
3508
3509 /*
3510 * If we're skipping groups as part of debug,
3511 * don't calibrate LFIFO.
3512 */
3513 if (param->skip_groups != 0)
3514 continue;
3515
Marek Vasut722c9682015-07-17 02:07:12 +02003516 /* Calibrate the LFIFO */
Marek Vasutc50ae302015-07-17 02:40:21 +02003517 if (!rw_mgr_mem_calibrate_lfifo())
3518 return 0;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003519 }
3520
3521 /*
3522 * Do not remove this line as it makes sure all of our decisions
3523 * have been applied.
3524 */
Marek Vasut1273dd92015-07-12 21:05:08 +02003525 writel(0, &sdr_scc_mgr->update);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003526 return 1;
3527}
3528
Marek Vasut23a040c2015-07-17 01:20:21 +02003529/**
3530 * run_mem_calibrate() - Perform memory calibration
3531 *
3532 * This function triggers the entire memory calibration procedure.
3533 */
3534static int run_mem_calibrate(void)
Dinh Nguyen3da42852015-06-02 22:52:49 -05003535{
Marek Vasut23a040c2015-07-17 01:20:21 +02003536 int pass;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003537
3538 debug("%s:%d\n", __func__, __LINE__);
3539
3540 /* Reset pass/fail status shown on afi_cal_success/fail */
Marek Vasut1273dd92015-07-12 21:05:08 +02003541 writel(PHY_MGR_CAL_RESET, &phy_mgr_cfg->cal_status);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003542
Marek Vasut23a040c2015-07-17 01:20:21 +02003543 /* Stop tracking manager. */
3544 clrbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003545
Marek Vasut9fa9c902015-07-17 01:12:07 +02003546 phy_mgr_initialize();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003547 rw_mgr_mem_initialize();
3548
Marek Vasut23a040c2015-07-17 01:20:21 +02003549 /* Perform the actual memory calibration. */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003550 pass = mem_calibrate();
3551
3552 mem_precharge_and_activate();
Marek Vasut1273dd92015-07-12 21:05:08 +02003553 writel(0, &phy_mgr_cmd->fifo_reset);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003554
Marek Vasut23a040c2015-07-17 01:20:21 +02003555 /* Handoff. */
3556 rw_mgr_mem_handoff();
Dinh Nguyen3da42852015-06-02 22:52:49 -05003557 /*
Marek Vasut23a040c2015-07-17 01:20:21 +02003558 * In Hard PHY this is a 2-bit control:
3559 * 0: AFI Mux Select
3560 * 1: DDIO Mux Select
Dinh Nguyen3da42852015-06-02 22:52:49 -05003561 */
Marek Vasut23a040c2015-07-17 01:20:21 +02003562 writel(0x2, &phy_mgr_cfg->mux_sel);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003563
Marek Vasut23a040c2015-07-17 01:20:21 +02003564 /* Start tracking manager. */
3565 setbits_le32(&sdr_ctrl->ctrl_cfg, 1 << 22);
3566
3567 return pass;
3568}
3569
3570/**
3571 * debug_mem_calibrate() - Report result of memory calibration
3572 * @pass: Value indicating whether calibration passed or failed
3573 *
3574 * This function reports the results of the memory calibration
3575 * and writes debug information into the register file.
3576 */
3577static void debug_mem_calibrate(int pass)
3578{
3579 uint32_t debug_info;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003580
3581 if (pass) {
3582 printf("%s: CALIBRATION PASSED\n", __FILE__);
3583
3584 gbl->fom_in /= 2;
3585 gbl->fom_out /= 2;
3586
3587 if (gbl->fom_in > 0xff)
3588 gbl->fom_in = 0xff;
3589
3590 if (gbl->fom_out > 0xff)
3591 gbl->fom_out = 0xff;
3592
3593 /* Update the FOM in the register file */
3594 debug_info = gbl->fom_in;
3595 debug_info |= gbl->fom_out << 8;
Marek Vasut1273dd92015-07-12 21:05:08 +02003596 writel(debug_info, &sdr_reg_file->fom);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003597
Marek Vasut1273dd92015-07-12 21:05:08 +02003598 writel(debug_info, &phy_mgr_cfg->cal_debug_info);
3599 writel(PHY_MGR_CAL_SUCCESS, &phy_mgr_cfg->cal_status);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003600 } else {
3601 printf("%s: CALIBRATION FAILED\n", __FILE__);
3602
3603 debug_info = gbl->error_stage;
3604 debug_info |= gbl->error_substage << 8;
3605 debug_info |= gbl->error_group << 16;
3606
Marek Vasut1273dd92015-07-12 21:05:08 +02003607 writel(debug_info, &sdr_reg_file->failing_stage);
3608 writel(debug_info, &phy_mgr_cfg->cal_debug_info);
3609 writel(PHY_MGR_CAL_FAIL, &phy_mgr_cfg->cal_status);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003610
3611 /* Update the failing group/stage in the register file */
3612 debug_info = gbl->error_stage;
3613 debug_info |= gbl->error_substage << 8;
3614 debug_info |= gbl->error_group << 16;
Marek Vasut1273dd92015-07-12 21:05:08 +02003615 writel(debug_info, &sdr_reg_file->failing_stage);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003616 }
3617
Marek Vasut23a040c2015-07-17 01:20:21 +02003618 printf("%s: Calibration complete\n", __FILE__);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003619}
3620
Marek Vasutbb064342015-07-19 06:12:42 +02003621/**
3622 * hc_initialize_rom_data() - Initialize ROM data
3623 *
3624 * Initialize ROM data.
3625 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003626static void hc_initialize_rom_data(void)
3627{
Marek Vasutbb064342015-07-19 06:12:42 +02003628 u32 i, addr;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003629
Marek Vasutc4815f72015-07-12 19:03:33 +02003630 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_INST_ROM_WRITE_OFFSET;
Marek Vasutbb064342015-07-19 06:12:42 +02003631 for (i = 0; i < ARRAY_SIZE(inst_rom_init); i++)
3632 writel(inst_rom_init[i], addr + (i << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05003633
Marek Vasutc4815f72015-07-12 19:03:33 +02003634 addr = SDR_PHYGRP_RWMGRGRP_ADDRESS | RW_MGR_AC_ROM_WRITE_OFFSET;
Marek Vasutbb064342015-07-19 06:12:42 +02003635 for (i = 0; i < ARRAY_SIZE(ac_rom_init); i++)
3636 writel(ac_rom_init[i], addr + (i << 2));
Dinh Nguyen3da42852015-06-02 22:52:49 -05003637}
3638
Marek Vasut9c1ab2c2015-07-19 06:13:37 +02003639/**
3640 * initialize_reg_file() - Initialize SDR register file
3641 *
3642 * Initialize SDR register file.
3643 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003644static void initialize_reg_file(void)
3645{
Dinh Nguyen3da42852015-06-02 22:52:49 -05003646 /* Initialize the register file with the correct data */
Marek Vasut1273dd92015-07-12 21:05:08 +02003647 writel(REG_FILE_INIT_SEQ_SIGNATURE, &sdr_reg_file->signature);
3648 writel(0, &sdr_reg_file->debug_data_addr);
3649 writel(0, &sdr_reg_file->cur_stage);
3650 writel(0, &sdr_reg_file->fom);
3651 writel(0, &sdr_reg_file->failing_stage);
3652 writel(0, &sdr_reg_file->debug1);
3653 writel(0, &sdr_reg_file->debug2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003654}
3655
Marek Vasut2ca151f2015-07-19 06:14:04 +02003656/**
3657 * initialize_hps_phy() - Initialize HPS PHY
3658 *
3659 * Initialize HPS PHY.
3660 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003661static void initialize_hps_phy(void)
3662{
3663 uint32_t reg;
Dinh Nguyen3da42852015-06-02 22:52:49 -05003664 /*
3665 * Tracking also gets configured here because it's in the
3666 * same register.
3667 */
3668 uint32_t trk_sample_count = 7500;
3669 uint32_t trk_long_idle_sample_count = (10 << 16) | 100;
3670 /*
3671 * Format is number of outer loops in the 16 MSB, sample
3672 * count in 16 LSB.
3673 */
3674
3675 reg = 0;
3676 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ACDELAYEN_SET(2);
3677 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQDELAYEN_SET(1);
3678 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSDELAYEN_SET(1);
3679 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_DQSLOGICDELAYEN_SET(1);
3680 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_RESETDELAYEN_SET(0);
3681 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_LPDDRDIS_SET(1);
3682 /*
3683 * This field selects the intrinsic latency to RDATA_EN/FULL path.
3684 * 00-bypass, 01- add 5 cycles, 10- add 10 cycles, 11- add 15 cycles.
3685 */
3686 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_ADDLATSEL_SET(0);
3687 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_SET(
3688 trk_sample_count);
Marek Vasut6cb9f162015-07-12 20:49:39 +02003689 writel(reg, &sdr_ctrl->phy_ctrl0);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003690
3691 reg = 0;
3692 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_SAMPLECOUNT_31_20_SET(
3693 trk_sample_count >>
3694 SDR_CTRLGRP_PHYCTRL_PHYCTRL_0_SAMPLECOUNT_19_0_WIDTH);
3695 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_SET(
3696 trk_long_idle_sample_count);
Marek Vasut6cb9f162015-07-12 20:49:39 +02003697 writel(reg, &sdr_ctrl->phy_ctrl1);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003698
3699 reg = 0;
3700 reg |= SDR_CTRLGRP_PHYCTRL_PHYCTRL_2_LONGIDLESAMPLECOUNT_31_20_SET(
3701 trk_long_idle_sample_count >>
3702 SDR_CTRLGRP_PHYCTRL_PHYCTRL_1_LONGIDLESAMPLECOUNT_19_0_WIDTH);
Marek Vasut6cb9f162015-07-12 20:49:39 +02003703 writel(reg, &sdr_ctrl->phy_ctrl2);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003704}
3705
Marek Vasut880e46f2015-07-17 00:45:11 +02003706/**
3707 * initialize_tracking() - Initialize tracking
3708 *
3709 * Initialize the register file with usable initial data.
3710 */
Dinh Nguyen3da42852015-06-02 22:52:49 -05003711static void initialize_tracking(void)
3712{
Marek Vasut880e46f2015-07-17 00:45:11 +02003713 /*
3714 * Initialize the register file with the correct data.
3715 * Compute usable version of value in case we skip full
3716 * computation later.
3717 */
3718 writel(DIV_ROUND_UP(IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP) - 1,
3719 &sdr_reg_file->dtaps_per_ptap);
3720
3721 /* trk_sample_count */
3722 writel(7500, &sdr_reg_file->trk_sample_count);
3723
3724 /* longidle outer loop [15:0] */
3725 writel((10 << 16) | (100 << 0), &sdr_reg_file->trk_longidle);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003726
3727 /*
Marek Vasut880e46f2015-07-17 00:45:11 +02003728 * longidle sample count [31:24]
3729 * trfc, worst case of 933Mhz 4Gb [23:16]
3730 * trcd, worst case [15:8]
3731 * vfifo wait [7:0]
Dinh Nguyen3da42852015-06-02 22:52:49 -05003732 */
Marek Vasut880e46f2015-07-17 00:45:11 +02003733 writel((243 << 24) | (14 << 16) | (10 << 8) | (4 << 0),
3734 &sdr_reg_file->delays);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003735
Marek Vasut880e46f2015-07-17 00:45:11 +02003736 /* mux delay */
3737 writel((RW_MGR_IDLE << 24) | (RW_MGR_ACTIVATE_1 << 16) |
3738 (RW_MGR_SGLE_READ << 8) | (RW_MGR_PRECHARGE_ALL << 0),
3739 &sdr_reg_file->trk_rw_mgr_addr);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003740
Marek Vasut880e46f2015-07-17 00:45:11 +02003741 writel(RW_MGR_MEM_IF_READ_DQS_WIDTH,
3742 &sdr_reg_file->trk_read_dqs_width);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003743
Marek Vasut880e46f2015-07-17 00:45:11 +02003744 /* trefi [7:0] */
3745 writel((RW_MGR_REFRESH_ALL << 24) | (1000 << 0),
3746 &sdr_reg_file->trk_rfsh);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003747}
3748
3749int sdram_calibration_full(void)
3750{
3751 struct param_type my_param;
3752 struct gbl_type my_gbl;
3753 uint32_t pass;
Marek Vasut84e0b0c2015-07-17 01:05:36 +02003754
3755 memset(&my_param, 0, sizeof(my_param));
3756 memset(&my_gbl, 0, sizeof(my_gbl));
Dinh Nguyen3da42852015-06-02 22:52:49 -05003757
3758 param = &my_param;
3759 gbl = &my_gbl;
3760
Dinh Nguyen3da42852015-06-02 22:52:49 -05003761 /* Set the calibration enabled by default */
3762 gbl->phy_debug_mode_flags |= PHY_DEBUG_ENABLE_CAL_RPT;
3763 /*
3764 * Only sweep all groups (regardless of fail state) by default
3765 * Set enabled read test by default.
3766 */
3767#if DISABLE_GUARANTEED_READ
3768 gbl->phy_debug_mode_flags |= PHY_DEBUG_DISABLE_GUARANTEED_READ;
3769#endif
3770 /* Initialize the register file */
3771 initialize_reg_file();
3772
3773 /* Initialize any PHY CSR */
3774 initialize_hps_phy();
3775
3776 scc_mgr_initialize();
3777
3778 initialize_tracking();
3779
Dinh Nguyen3da42852015-06-02 22:52:49 -05003780 printf("%s: Preparing to start memory calibration\n", __FILE__);
3781
3782 debug("%s:%d\n", __func__, __LINE__);
Marek Vasut23f62b32015-07-13 01:05:27 +02003783 debug_cond(DLEVEL == 1,
3784 "DDR3 FULL_RATE ranks=%u cs/dimm=%u dq/dqs=%u,%u vg/dqs=%u,%u ",
3785 RW_MGR_MEM_NUMBER_OF_RANKS, RW_MGR_MEM_NUMBER_OF_CS_PER_DIMM,
3786 RW_MGR_MEM_DQ_PER_READ_DQS, RW_MGR_MEM_DQ_PER_WRITE_DQS,
3787 RW_MGR_MEM_VIRTUAL_GROUPS_PER_READ_DQS,
3788 RW_MGR_MEM_VIRTUAL_GROUPS_PER_WRITE_DQS);
3789 debug_cond(DLEVEL == 1,
3790 "dqs=%u,%u dq=%u dm=%u ptap_delay=%u dtap_delay=%u ",
3791 RW_MGR_MEM_IF_READ_DQS_WIDTH, RW_MGR_MEM_IF_WRITE_DQS_WIDTH,
3792 RW_MGR_MEM_DATA_WIDTH, RW_MGR_MEM_DATA_MASK_WIDTH,
3793 IO_DELAY_PER_OPA_TAP, IO_DELAY_PER_DCHAIN_TAP);
3794 debug_cond(DLEVEL == 1, "dtap_dqsen_delay=%u, dll=%u",
3795 IO_DELAY_PER_DQS_EN_DCHAIN_TAP, IO_DLL_CHAIN_LENGTH);
3796 debug_cond(DLEVEL == 1, "max values: en_p=%u dqdqs_p=%u en_d=%u dqs_in_d=%u ",
3797 IO_DQS_EN_PHASE_MAX, IO_DQDQS_OUT_PHASE_MAX,
3798 IO_DQS_EN_DELAY_MAX, IO_DQS_IN_DELAY_MAX);
3799 debug_cond(DLEVEL == 1, "io_in_d=%u io_out1_d=%u io_out2_d=%u ",
3800 IO_IO_IN_DELAY_MAX, IO_IO_OUT1_DELAY_MAX,
3801 IO_IO_OUT2_DELAY_MAX);
3802 debug_cond(DLEVEL == 1, "dqs_in_reserve=%u dqs_out_reserve=%u\n",
3803 IO_DQS_IN_RESERVE, IO_DQS_OUT_RESERVE);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003804
3805 hc_initialize_rom_data();
3806
3807 /* update info for sims */
3808 reg_file_set_stage(CAL_STAGE_NIL);
3809 reg_file_set_group(0);
3810
3811 /*
3812 * Load global needed for those actions that require
3813 * some dynamic calibration support.
3814 */
3815 dyn_calib_steps = STATIC_CALIB_STEPS;
3816 /*
3817 * Load global to allow dynamic selection of delay loop settings
3818 * based on calibration mode.
3819 */
3820 if (!(dyn_calib_steps & CALIB_SKIP_DELAY_LOOPS))
3821 skip_delay_mask = 0xff;
3822 else
3823 skip_delay_mask = 0x0;
3824
3825 pass = run_mem_calibrate();
Marek Vasut23a040c2015-07-17 01:20:21 +02003826 debug_mem_calibrate(pass);
Dinh Nguyen3da42852015-06-02 22:52:49 -05003827 return pass;
3828}