blob: 7b5c55be7d9b06fb9717cbed33d281c57a334ea6 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleming272cc702008-10-30 16:41:01 -05002/*
3 * Copyright 2008, Freescale Semiconductor, Inc
4 * Andy Fleming
5 *
6 * Based vaguely on the Linux code
Andy Fleming272cc702008-10-30 16:41:01 -05007 */
8
9#include <config.h>
10#include <common.h>
Simon Glasse6f6f9e2020-05-10 11:39:58 -060011#include <blk.h>
Andy Fleming272cc702008-10-30 16:41:01 -050012#include <command.h>
Sjoerd Simons8e3332e2015-08-30 16:55:45 -060013#include <dm.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060014#include <log.h>
Sjoerd Simons8e3332e2015-08-30 16:55:45 -060015#include <dm/device-internal.h>
Stephen Warrend4622df2014-05-23 12:47:06 -060016#include <errno.h>
Andy Fleming272cc702008-10-30 16:41:01 -050017#include <mmc.h>
18#include <part.h>
Simon Glasscd93d622020-05-10 11:40:13 -060019#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060020#include <linux/delay.h>
Peng Fan2051aef2016-10-11 15:08:43 +080021#include <power/regulator.h>
Andy Fleming272cc702008-10-30 16:41:01 -050022#include <malloc.h>
Simon Glasscf92e052015-09-02 17:24:58 -060023#include <memalign.h>
Andy Fleming272cc702008-10-30 16:41:01 -050024#include <linux/list.h>
Rabin Vincent9b1f9422009-04-05 13:30:54 +053025#include <div64.h>
Paul Burtonda61fa52013-09-09 15:30:26 +010026#include "mmc_private.h"
Andy Fleming272cc702008-10-30 16:41:01 -050027
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +020028#define DEFAULT_CMD6_TIMEOUT_MS 500
29
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +020030static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage);
Marek Vasutb5b838f2016-12-01 02:06:33 +010031
Simon Glasse7881d82017-07-29 11:35:31 -060032#if !CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +020033
Sam Protsenko6cf8a902019-08-14 22:52:51 +030034static int mmc_wait_dat0(struct mmc *mmc, int state, int timeout_us)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +020035{
36 return -ENOSYS;
37}
38
Jeroen Hofstee750121c2014-07-12 21:24:08 +020039__weak int board_mmc_getwp(struct mmc *mmc)
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +000040{
41 return -1;
42}
43
44int mmc_getwp(struct mmc *mmc)
45{
46 int wp;
47
48 wp = board_mmc_getwp(mmc);
49
Peter Korsgaardd4e1da42013-03-21 04:00:03 +000050 if (wp < 0) {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +020051 if (mmc->cfg->ops->getwp)
52 wp = mmc->cfg->ops->getwp(mmc);
Peter Korsgaardd4e1da42013-03-21 04:00:03 +000053 else
54 wp = 0;
55 }
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +000056
57 return wp;
58}
59
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +020060__weak int board_mmc_getcd(struct mmc *mmc)
61{
Stefano Babic11fdade2010-02-05 15:04:43 +010062 return -1;
63}
Simon Glass8ca51e52016-06-12 23:30:22 -060064#endif
Stefano Babic11fdade2010-02-05 15:04:43 +010065
Marek Vasut8635ff92012-03-15 18:41:35 +000066#ifdef CONFIG_MMC_TRACE
Simon Glassc0c76eb2016-06-12 23:30:20 -060067void mmmc_trace_before_send(struct mmc *mmc, struct mmc_cmd *cmd)
68{
69 printf("CMD_SEND:%d\n", cmd->cmdidx);
Marek Vasut7d5ccb12019-03-23 18:54:45 +010070 printf("\t\tARG\t\t\t 0x%08x\n", cmd->cmdarg);
Simon Glassc0c76eb2016-06-12 23:30:20 -060071}
72
73void mmmc_trace_after_send(struct mmc *mmc, struct mmc_cmd *cmd, int ret)
74{
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +000075 int i;
76 u8 *ptr;
77
Bin Meng7863ce52016-03-17 21:53:14 -070078 if (ret) {
79 printf("\t\tRET\t\t\t %d\n", ret);
80 } else {
81 switch (cmd->resp_type) {
82 case MMC_RSP_NONE:
83 printf("\t\tMMC_RSP_NONE\n");
84 break;
85 case MMC_RSP_R1:
Marek Vasut7d5ccb12019-03-23 18:54:45 +010086 printf("\t\tMMC_RSP_R1,5,6,7 \t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -070087 cmd->response[0]);
88 break;
89 case MMC_RSP_R1b:
Marek Vasut7d5ccb12019-03-23 18:54:45 +010090 printf("\t\tMMC_RSP_R1b\t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -070091 cmd->response[0]);
92 break;
93 case MMC_RSP_R2:
Marek Vasut7d5ccb12019-03-23 18:54:45 +010094 printf("\t\tMMC_RSP_R2\t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -070095 cmd->response[0]);
Marek Vasut7d5ccb12019-03-23 18:54:45 +010096 printf("\t\t \t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -070097 cmd->response[1]);
Marek Vasut7d5ccb12019-03-23 18:54:45 +010098 printf("\t\t \t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -070099 cmd->response[2]);
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100100 printf("\t\t \t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -0700101 cmd->response[3]);
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000102 printf("\n");
Bin Meng7863ce52016-03-17 21:53:14 -0700103 printf("\t\t\t\t\tDUMPING DATA\n");
104 for (i = 0; i < 4; i++) {
105 int j;
106 printf("\t\t\t\t\t%03d - ", i*4);
107 ptr = (u8 *)&cmd->response[i];
108 ptr += 3;
109 for (j = 0; j < 4; j++)
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100110 printf("%02x ", *ptr--);
Bin Meng7863ce52016-03-17 21:53:14 -0700111 printf("\n");
112 }
113 break;
114 case MMC_RSP_R3:
Marek Vasut7d5ccb12019-03-23 18:54:45 +0100115 printf("\t\tMMC_RSP_R3,4\t\t 0x%08x \n",
Bin Meng7863ce52016-03-17 21:53:14 -0700116 cmd->response[0]);
117 break;
118 default:
119 printf("\t\tERROR MMC rsp not supported\n");
120 break;
Bin Meng53e8e402016-03-17 21:53:13 -0700121 }
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000122 }
Simon Glassc0c76eb2016-06-12 23:30:20 -0600123}
124
125void mmc_trace_state(struct mmc *mmc, struct mmc_cmd *cmd)
126{
127 int status;
128
129 status = (cmd->response[0] & MMC_STATUS_CURR_STATE) >> 9;
130 printf("CURR STATE:%d\n", status);
131}
Raffaele Recalcati5db2fe32011-03-11 02:01:14 +0000132#endif
Simon Glassc0c76eb2016-06-12 23:30:20 -0600133
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200134#if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
135const char *mmc_mode_name(enum bus_mode mode)
136{
137 static const char *const names[] = {
138 [MMC_LEGACY] = "MMC legacy",
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200139 [MMC_HS] = "MMC High Speed (26MHz)",
140 [SD_HS] = "SD High Speed (50MHz)",
141 [UHS_SDR12] = "UHS SDR12 (25MHz)",
142 [UHS_SDR25] = "UHS SDR25 (50MHz)",
143 [UHS_SDR50] = "UHS SDR50 (100MHz)",
144 [UHS_SDR104] = "UHS SDR104 (208MHz)",
145 [UHS_DDR50] = "UHS DDR50 (50MHz)",
146 [MMC_HS_52] = "MMC High Speed (52MHz)",
147 [MMC_DDR_52] = "MMC DDR52 (52MHz)",
148 [MMC_HS_200] = "HS200 (200MHz)",
Peng Fan3dd26262018-08-10 14:07:54 +0800149 [MMC_HS_400] = "HS400 (200MHz)",
Peng Fan44acd492019-07-10 14:43:07 +0800150 [MMC_HS_400_ES] = "HS400ES (200MHz)",
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200151 };
152
153 if (mode >= MMC_MODES_END)
154 return "Unknown mode";
155 else
156 return names[mode];
157}
158#endif
159
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200160static uint mmc_mode2freq(struct mmc *mmc, enum bus_mode mode)
161{
162 static const int freqs[] = {
Jaehoon Chung1b313aa2018-01-30 14:10:16 +0900163 [MMC_LEGACY] = 25000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200164 [MMC_HS] = 26000000,
165 [SD_HS] = 50000000,
Jaehoon Chung1b313aa2018-01-30 14:10:16 +0900166 [MMC_HS_52] = 52000000,
167 [MMC_DDR_52] = 52000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200168 [UHS_SDR12] = 25000000,
169 [UHS_SDR25] = 50000000,
170 [UHS_SDR50] = 100000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200171 [UHS_DDR50] = 50000000,
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100172 [UHS_SDR104] = 208000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200173 [MMC_HS_200] = 200000000,
Peng Fan3dd26262018-08-10 14:07:54 +0800174 [MMC_HS_400] = 200000000,
Peng Fan44acd492019-07-10 14:43:07 +0800175 [MMC_HS_400_ES] = 200000000,
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200176 };
177
178 if (mode == MMC_LEGACY)
179 return mmc->legacy_speed;
180 else if (mode >= MMC_MODES_END)
181 return 0;
182 else
183 return freqs[mode];
184}
185
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200186static int mmc_select_mode(struct mmc *mmc, enum bus_mode mode)
187{
188 mmc->selected_mode = mode;
Jean-Jacques Hiblot05038572017-09-21 16:29:55 +0200189 mmc->tran_speed = mmc_mode2freq(mmc, mode);
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200190 mmc->ddr_mode = mmc_is_mode_ddr(mode);
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900191 pr_debug("selecting mode %s (freq : %d MHz)\n", mmc_mode_name(mode),
192 mmc->tran_speed / 1000000);
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +0200193 return 0;
194}
195
Simon Glasse7881d82017-07-29 11:35:31 -0600196#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glassc0c76eb2016-06-12 23:30:20 -0600197int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
198{
199 int ret;
200
201 mmmc_trace_before_send(mmc, cmd);
202 ret = mmc->cfg->ops->send_cmd(mmc, cmd, data);
203 mmmc_trace_after_send(mmc, cmd, ret);
204
Marek Vasut8635ff92012-03-15 18:41:35 +0000205 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -0500206}
Simon Glass8ca51e52016-06-12 23:30:22 -0600207#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500208
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200209int mmc_send_status(struct mmc *mmc, unsigned int *status)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000210{
211 struct mmc_cmd cmd;
Jan Kloetzked617c422012-02-05 22:29:12 +0000212 int err, retries = 5;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000213
214 cmd.cmdidx = MMC_CMD_SEND_STATUS;
215 cmd.resp_type = MMC_RSP_R1;
Marek Vasutaaf3d412011-08-10 09:24:48 +0200216 if (!mmc_host_is_spi(mmc))
217 cmd.cmdarg = mmc->rca << 16;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000218
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200219 while (retries--) {
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000220 err = mmc_send_cmd(mmc, &cmd, NULL);
Jan Kloetzked617c422012-02-05 22:29:12 +0000221 if (!err) {
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200222 mmc_trace_state(mmc, &cmd);
223 *status = cmd.response[0];
224 return 0;
225 }
226 }
227 mmc_trace_state(mmc, &cmd);
228 return -ECOMM;
229}
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +0200230
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300231int mmc_poll_for_busy(struct mmc *mmc, int timeout_ms)
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200232{
233 unsigned int status;
234 int err;
235
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300236 err = mmc_wait_dat0(mmc, 1, timeout_ms * 1000);
Jean-Jacques Hiblotcd0b80e2019-07-02 10:53:53 +0200237 if (err != -ENOSYS)
238 return err;
239
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200240 while (1) {
241 err = mmc_send_status(mmc, &status);
242 if (err)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000243 return err;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000244
Jean-Jacques Hiblot863d1002019-07-02 10:53:52 +0200245 if ((status & MMC_STATUS_RDY_FOR_DATA) &&
246 (status & MMC_STATUS_CURR_STATE) !=
247 MMC_STATE_PRG)
248 break;
249
250 if (status & MMC_STATUS_MASK) {
251#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
252 pr_err("Status Error: 0x%08x\n", status);
253#endif
254 return -ECOMM;
255 }
256
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300257 if (timeout_ms-- <= 0)
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500258 break;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000259
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500260 udelay(1000);
261 }
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000262
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300263 if (timeout_ms <= 0) {
Paul Burton56196822013-09-04 16:12:25 +0100264#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100265 pr_err("Timeout waiting card ready\n");
Paul Burton56196822013-09-04 16:12:25 +0100266#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900267 return -ETIMEDOUT;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000268 }
269
270 return 0;
271}
272
Paul Burtonda61fa52013-09-09 15:30:26 +0100273int mmc_set_blocklen(struct mmc *mmc, int len)
Andy Fleming272cc702008-10-30 16:41:01 -0500274{
275 struct mmc_cmd cmd;
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +0200276 int err;
Andy Fleming272cc702008-10-30 16:41:01 -0500277
Andrew Gabbasov786e8f82014-12-01 06:59:09 -0600278 if (mmc->ddr_mode)
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900279 return 0;
280
Andy Fleming272cc702008-10-30 16:41:01 -0500281 cmd.cmdidx = MMC_CMD_SET_BLOCKLEN;
282 cmd.resp_type = MMC_RSP_R1;
283 cmd.cmdarg = len;
Andy Fleming272cc702008-10-30 16:41:01 -0500284
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +0200285 err = mmc_send_cmd(mmc, &cmd, NULL);
286
287#ifdef CONFIG_MMC_QUIRKS
288 if (err && (mmc->quirks & MMC_QUIRK_RETRY_SET_BLOCKLEN)) {
289 int retries = 4;
290 /*
291 * It has been seen that SET_BLOCKLEN may fail on the first
292 * attempt, let's try a few more time
293 */
294 do {
295 err = mmc_send_cmd(mmc, &cmd, NULL);
296 if (!err)
297 break;
298 } while (retries--);
299 }
300#endif
301
302 return err;
Andy Fleming272cc702008-10-30 16:41:01 -0500303}
304
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100305#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblot9815e3b2017-09-21 16:30:12 +0200306static const u8 tuning_blk_pattern_4bit[] = {
307 0xff, 0x0f, 0xff, 0x00, 0xff, 0xcc, 0xc3, 0xcc,
308 0xc3, 0x3c, 0xcc, 0xff, 0xfe, 0xff, 0xfe, 0xef,
309 0xff, 0xdf, 0xff, 0xdd, 0xff, 0xfb, 0xff, 0xfb,
310 0xbf, 0xff, 0x7f, 0xff, 0x77, 0xf7, 0xbd, 0xef,
311 0xff, 0xf0, 0xff, 0xf0, 0x0f, 0xfc, 0xcc, 0x3c,
312 0xcc, 0x33, 0xcc, 0xcf, 0xff, 0xef, 0xff, 0xee,
313 0xff, 0xfd, 0xff, 0xfd, 0xdf, 0xff, 0xbf, 0xff,
314 0xbb, 0xff, 0xf7, 0xff, 0xf7, 0x7f, 0x7b, 0xde,
315};
316
317static const u8 tuning_blk_pattern_8bit[] = {
318 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00, 0x00,
319 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc, 0xcc,
320 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff, 0xff,
321 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee, 0xff,
322 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd, 0xdd,
323 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff, 0xbb,
324 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff, 0xff,
325 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee, 0xff,
326 0xff, 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00,
327 0x00, 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc,
328 0xcc, 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff,
329 0xff, 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee,
330 0xff, 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd,
331 0xdd, 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff,
332 0xbb, 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff,
333 0xff, 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee,
334};
335
336int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error)
337{
338 struct mmc_cmd cmd;
339 struct mmc_data data;
340 const u8 *tuning_block_pattern;
341 int size, err;
342
343 if (mmc->bus_width == 8) {
344 tuning_block_pattern = tuning_blk_pattern_8bit;
345 size = sizeof(tuning_blk_pattern_8bit);
346 } else if (mmc->bus_width == 4) {
347 tuning_block_pattern = tuning_blk_pattern_4bit;
348 size = sizeof(tuning_blk_pattern_4bit);
349 } else {
350 return -EINVAL;
351 }
352
353 ALLOC_CACHE_ALIGN_BUFFER(u8, data_buf, size);
354
355 cmd.cmdidx = opcode;
356 cmd.cmdarg = 0;
357 cmd.resp_type = MMC_RSP_R1;
358
359 data.dest = (void *)data_buf;
360 data.blocks = 1;
361 data.blocksize = size;
362 data.flags = MMC_DATA_READ;
363
364 err = mmc_send_cmd(mmc, &cmd, &data);
365 if (err)
366 return err;
367
368 if (memcmp(data_buf, tuning_block_pattern, size))
369 return -EIO;
370
371 return 0;
372}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100373#endif
Jean-Jacques Hiblot9815e3b2017-09-21 16:30:12 +0200374
Sascha Silbeff8fef52013-06-14 13:07:25 +0200375static int mmc_read_blocks(struct mmc *mmc, void *dst, lbaint_t start,
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000376 lbaint_t blkcnt)
Andy Fleming272cc702008-10-30 16:41:01 -0500377{
378 struct mmc_cmd cmd;
379 struct mmc_data data;
380
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700381 if (blkcnt > 1)
382 cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
383 else
384 cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
Andy Fleming272cc702008-10-30 16:41:01 -0500385
386 if (mmc->high_capacity)
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700387 cmd.cmdarg = start;
Andy Fleming272cc702008-10-30 16:41:01 -0500388 else
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700389 cmd.cmdarg = start * mmc->read_bl_len;
Andy Fleming272cc702008-10-30 16:41:01 -0500390
391 cmd.resp_type = MMC_RSP_R1;
Andy Fleming272cc702008-10-30 16:41:01 -0500392
393 data.dest = dst;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700394 data.blocks = blkcnt;
Andy Fleming272cc702008-10-30 16:41:01 -0500395 data.blocksize = mmc->read_bl_len;
396 data.flags = MMC_DATA_READ;
397
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700398 if (mmc_send_cmd(mmc, &cmd, &data))
399 return 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500400
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700401 if (blkcnt > 1) {
402 cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
403 cmd.cmdarg = 0;
404 cmd.resp_type = MMC_RSP_R1b;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700405 if (mmc_send_cmd(mmc, &cmd, NULL)) {
Paul Burton56196822013-09-04 16:12:25 +0100406#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100407 pr_err("mmc fail to send stop cmd\n");
Paul Burton56196822013-09-04 16:12:25 +0100408#endif
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700409 return 0;
410 }
Andy Fleming272cc702008-10-30 16:41:01 -0500411 }
412
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700413 return blkcnt;
Andy Fleming272cc702008-10-30 16:41:01 -0500414}
415
Marek Vasut145429a2020-04-04 12:45:05 +0200416#if !CONFIG_IS_ENABLED(DM_MMC)
417static int mmc_get_b_max(struct mmc *mmc, void *dst, lbaint_t blkcnt)
418{
419 if (mmc->cfg->ops->get_b_max)
420 return mmc->cfg->ops->get_b_max(mmc, dst, blkcnt);
421 else
422 return mmc->cfg->b_max;
423}
424#endif
425
Simon Glassc4d660d2017-07-04 13:31:19 -0600426#if CONFIG_IS_ENABLED(BLK)
Simon Glass7dba0b92016-06-12 23:30:15 -0600427ulong mmc_bread(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
Simon Glass33fb2112016-05-01 13:52:41 -0600428#else
Simon Glass7dba0b92016-06-12 23:30:15 -0600429ulong mmc_bread(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
430 void *dst)
Simon Glass33fb2112016-05-01 13:52:41 -0600431#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500432{
Simon Glassc4d660d2017-07-04 13:31:19 -0600433#if CONFIG_IS_ENABLED(BLK)
Simon Glass33fb2112016-05-01 13:52:41 -0600434 struct blk_desc *block_dev = dev_get_uclass_platdata(dev);
435#endif
Simon Glassbcce53d2016-02-29 15:25:51 -0700436 int dev_num = block_dev->devnum;
Stephen Warren873cc1d2015-12-07 11:38:49 -0700437 int err;
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700438 lbaint_t cur, blocks_todo = blkcnt;
Marek Vasut145429a2020-04-04 12:45:05 +0200439 uint b_max;
Andy Fleming272cc702008-10-30 16:41:01 -0500440
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700441 if (blkcnt == 0)
442 return 0;
443
444 struct mmc *mmc = find_mmc_device(dev_num);
Andy Fleming272cc702008-10-30 16:41:01 -0500445 if (!mmc)
446 return 0;
447
Marek Vasutb5b838f2016-12-01 02:06:33 +0100448 if (CONFIG_IS_ENABLED(MMC_TINY))
449 err = mmc_switch_part(mmc, block_dev->hwpart);
450 else
451 err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
452
Stephen Warren873cc1d2015-12-07 11:38:49 -0700453 if (err < 0)
454 return 0;
455
Simon Glassc40fdca2016-05-01 13:52:35 -0600456 if ((start + blkcnt) > block_dev->lba) {
Paul Burton56196822013-09-04 16:12:25 +0100457#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100458 pr_err("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
459 start + blkcnt, block_dev->lba);
Paul Burton56196822013-09-04 16:12:25 +0100460#endif
Lei Wend2bf29e2010-09-13 22:07:27 +0800461 return 0;
462 }
Andy Fleming272cc702008-10-30 16:41:01 -0500463
Simon Glass11692992015-06-23 15:38:50 -0600464 if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900465 pr_debug("%s: Failed to set blocklen\n", __func__);
Andy Fleming272cc702008-10-30 16:41:01 -0500466 return 0;
Simon Glass11692992015-06-23 15:38:50 -0600467 }
Andy Fleming272cc702008-10-30 16:41:01 -0500468
Marek Vasut145429a2020-04-04 12:45:05 +0200469 b_max = mmc_get_b_max(mmc, dst, blkcnt);
470
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700471 do {
Marek Vasut145429a2020-04-04 12:45:05 +0200472 cur = (blocks_todo > b_max) ? b_max : blocks_todo;
Simon Glass11692992015-06-23 15:38:50 -0600473 if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +0900474 pr_debug("%s: Failed to read blocks\n", __func__);
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700475 return 0;
Simon Glass11692992015-06-23 15:38:50 -0600476 }
Alagu Sankar4a1a06b2010-10-25 07:23:56 -0700477 blocks_todo -= cur;
478 start += cur;
479 dst += cur * mmc->read_bl_len;
480 } while (blocks_todo > 0);
Andy Fleming272cc702008-10-30 16:41:01 -0500481
482 return blkcnt;
483}
484
Kim Phillipsfdbb8732012-10-29 13:34:43 +0000485static int mmc_go_idle(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -0500486{
487 struct mmc_cmd cmd;
488 int err;
489
490 udelay(1000);
491
492 cmd.cmdidx = MMC_CMD_GO_IDLE_STATE;
493 cmd.cmdarg = 0;
494 cmd.resp_type = MMC_RSP_NONE;
Andy Fleming272cc702008-10-30 16:41:01 -0500495
496 err = mmc_send_cmd(mmc, &cmd, NULL);
497
498 if (err)
499 return err;
500
501 udelay(2000);
502
503 return 0;
504}
505
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100506#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200507static int mmc_switch_voltage(struct mmc *mmc, int signal_voltage)
508{
509 struct mmc_cmd cmd;
510 int err = 0;
511
512 /*
513 * Send CMD11 only if the request is to switch the card to
514 * 1.8V signalling.
515 */
516 if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
517 return mmc_set_signal_voltage(mmc, signal_voltage);
518
519 cmd.cmdidx = SD_CMD_SWITCH_UHS18V;
520 cmd.cmdarg = 0;
521 cmd.resp_type = MMC_RSP_R1;
522
523 err = mmc_send_cmd(mmc, &cmd, NULL);
524 if (err)
525 return err;
526
527 if (!mmc_host_is_spi(mmc) && (cmd.response[0] & MMC_STATUS_ERROR))
528 return -EIO;
529
530 /*
531 * The card should drive cmd and dat[0:3] low immediately
532 * after the response of cmd11, but wait 100 us to be sure
533 */
534 err = mmc_wait_dat0(mmc, 0, 100);
535 if (err == -ENOSYS)
536 udelay(100);
537 else if (err)
538 return -ETIMEDOUT;
539
540 /*
541 * During a signal voltage level switch, the clock must be gated
542 * for 5 ms according to the SD spec
543 */
Jaehoon Chung65117182018-01-26 19:25:29 +0900544 mmc_set_clock(mmc, mmc->clock, MMC_CLK_DISABLE);
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200545
546 err = mmc_set_signal_voltage(mmc, signal_voltage);
547 if (err)
548 return err;
549
550 /* Keep clock gated for at least 10 ms, though spec only says 5 ms */
551 mdelay(10);
Jaehoon Chung65117182018-01-26 19:25:29 +0900552 mmc_set_clock(mmc, mmc->clock, MMC_CLK_ENABLE);
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200553
554 /*
555 * Failure to switch is indicated by the card holding
556 * dat[0:3] low. Wait for at least 1 ms according to spec
557 */
558 err = mmc_wait_dat0(mmc, 1, 1000);
559 if (err == -ENOSYS)
560 udelay(1000);
561 else if (err)
562 return -ETIMEDOUT;
563
564 return 0;
565}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100566#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200567
568static int sd_send_op_cond(struct mmc *mmc, bool uhs_en)
Andy Fleming272cc702008-10-30 16:41:01 -0500569{
570 int timeout = 1000;
571 int err;
572 struct mmc_cmd cmd;
573
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500574 while (1) {
Andy Fleming272cc702008-10-30 16:41:01 -0500575 cmd.cmdidx = MMC_CMD_APP_CMD;
576 cmd.resp_type = MMC_RSP_R1;
577 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500578
579 err = mmc_send_cmd(mmc, &cmd, NULL);
580
581 if (err)
582 return err;
583
584 cmd.cmdidx = SD_CMD_APP_SEND_OP_COND;
585 cmd.resp_type = MMC_RSP_R3;
Stefano Babic250de122010-01-20 18:20:39 +0100586
587 /*
588 * Most cards do not answer if some reserved bits
589 * in the ocr are set. However, Some controller
590 * can set bit 7 (reserved for low voltages), but
591 * how to manage low voltages SD card is not yet
592 * specified.
593 */
Thomas Choud52ebf12010-12-24 13:12:21 +0000594 cmd.cmdarg = mmc_host_is_spi(mmc) ? 0 :
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200595 (mmc->cfg->voltages & 0xff8000);
Andy Fleming272cc702008-10-30 16:41:01 -0500596
597 if (mmc->version == SD_VERSION_2)
598 cmd.cmdarg |= OCR_HCS;
599
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200600 if (uhs_en)
601 cmd.cmdarg |= OCR_S18R;
602
Andy Fleming272cc702008-10-30 16:41:01 -0500603 err = mmc_send_cmd(mmc, &cmd, NULL);
604
605 if (err)
606 return err;
607
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500608 if (cmd.response[0] & OCR_BUSY)
609 break;
Andy Fleming272cc702008-10-30 16:41:01 -0500610
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500611 if (timeout-- <= 0)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900612 return -EOPNOTSUPP;
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500613
614 udelay(1000);
615 }
Andy Fleming272cc702008-10-30 16:41:01 -0500616
617 if (mmc->version != SD_VERSION_2)
618 mmc->version = SD_VERSION_1_0;
619
Thomas Choud52ebf12010-12-24 13:12:21 +0000620 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
621 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
622 cmd.resp_type = MMC_RSP_R3;
623 cmd.cmdarg = 0;
Thomas Choud52ebf12010-12-24 13:12:21 +0000624
625 err = mmc_send_cmd(mmc, &cmd, NULL);
626
627 if (err)
628 return err;
629 }
630
Rabin Vincent998be3d2009-04-05 13:30:56 +0530631 mmc->ocr = cmd.response[0];
Andy Fleming272cc702008-10-30 16:41:01 -0500632
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100633#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200634 if (uhs_en && !(mmc_host_is_spi(mmc)) && (cmd.response[0] & 0x41000000)
635 == 0x41000000) {
636 err = mmc_switch_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
637 if (err)
638 return err;
639 }
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +0100640#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +0200641
Andy Fleming272cc702008-10-30 16:41:01 -0500642 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
643 mmc->rca = 0;
644
645 return 0;
646}
647
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500648static int mmc_send_op_cond_iter(struct mmc *mmc, int use_arg)
Andy Fleming272cc702008-10-30 16:41:01 -0500649{
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500650 struct mmc_cmd cmd;
Andy Fleming272cc702008-10-30 16:41:01 -0500651 int err;
652
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500653 cmd.cmdidx = MMC_CMD_SEND_OP_COND;
654 cmd.resp_type = MMC_RSP_R3;
655 cmd.cmdarg = 0;
Rob Herring5a203972015-03-23 17:56:59 -0500656 if (use_arg && !mmc_host_is_spi(mmc))
657 cmd.cmdarg = OCR_HCS |
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200658 (mmc->cfg->voltages &
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500659 (mmc->ocr & OCR_VOLTAGE_MASK)) |
660 (mmc->ocr & OCR_ACCESS_MODE);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000661
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500662 err = mmc_send_cmd(mmc, &cmd, NULL);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000663 if (err)
664 return err;
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500665 mmc->ocr = cmd.response[0];
Che-Liang Chioue9550442012-11-28 15:21:13 +0000666 return 0;
667}
668
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200669static int mmc_send_op_cond(struct mmc *mmc)
Che-Liang Chioue9550442012-11-28 15:21:13 +0000670{
Che-Liang Chioue9550442012-11-28 15:21:13 +0000671 int err, i;
Haibo Chenfe959052020-06-15 17:18:12 +0800672 int timeout = 1000;
673 uint start;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000674
Andy Fleming272cc702008-10-30 16:41:01 -0500675 /* Some cards seem to need this */
676 mmc_go_idle(mmc);
677
Haibo Chenfe959052020-06-15 17:18:12 +0800678 start = get_timer(0);
Raffaele Recalcati31cacba2011-03-11 02:01:13 +0000679 /* Asking to the card its capabilities */
Haibo Chenfe959052020-06-15 17:18:12 +0800680 for (i = 0; ; i++) {
Andrew Gabbasov5289b532015-03-19 07:44:04 -0500681 err = mmc_send_op_cond_iter(mmc, i != 0);
Andy Fleming272cc702008-10-30 16:41:01 -0500682 if (err)
683 return err;
684
Che-Liang Chioue9550442012-11-28 15:21:13 +0000685 /* exit if not busy (flag seems to be inverted) */
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500686 if (mmc->ocr & OCR_BUSY)
Andrew Gabbasovbd47c132015-03-19 07:44:07 -0500687 break;
Haibo Chenfe959052020-06-15 17:18:12 +0800688
689 if (get_timer(start) > timeout)
690 return -ETIMEDOUT;
691 udelay(100);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000692 }
Andrew Gabbasovbd47c132015-03-19 07:44:07 -0500693 mmc->op_cond_pending = 1;
694 return 0;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000695}
Andy Fleming272cc702008-10-30 16:41:01 -0500696
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200697static int mmc_complete_op_cond(struct mmc *mmc)
Che-Liang Chioue9550442012-11-28 15:21:13 +0000698{
699 struct mmc_cmd cmd;
700 int timeout = 1000;
Vipul Kumar36332b62018-05-03 12:20:54 +0530701 ulong start;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000702 int err;
703
704 mmc->op_cond_pending = 0;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500705 if (!(mmc->ocr & OCR_BUSY)) {
Yangbo Lud188b112016-08-02 15:33:18 +0800706 /* Some cards seem to need this */
707 mmc_go_idle(mmc);
708
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500709 start = get_timer(0);
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500710 while (1) {
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500711 err = mmc_send_op_cond_iter(mmc, 1);
712 if (err)
713 return err;
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500714 if (mmc->ocr & OCR_BUSY)
715 break;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500716 if (get_timer(start) > timeout)
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900717 return -EOPNOTSUPP;
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500718 udelay(100);
Andrew Gabbasov1677eef2015-03-19 07:44:06 -0500719 }
Andrew Gabbasovcc17c012015-03-19 07:44:05 -0500720 }
Andy Fleming272cc702008-10-30 16:41:01 -0500721
Thomas Choud52ebf12010-12-24 13:12:21 +0000722 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
723 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
724 cmd.resp_type = MMC_RSP_R3;
725 cmd.cmdarg = 0;
Thomas Choud52ebf12010-12-24 13:12:21 +0000726
727 err = mmc_send_cmd(mmc, &cmd, NULL);
728
729 if (err)
730 return err;
Andrew Gabbasova626c8d2015-03-19 07:44:03 -0500731
732 mmc->ocr = cmd.response[0];
Thomas Choud52ebf12010-12-24 13:12:21 +0000733 }
734
Andy Fleming272cc702008-10-30 16:41:01 -0500735 mmc->version = MMC_VERSION_UNKNOWN;
Andy Fleming272cc702008-10-30 16:41:01 -0500736
737 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
Stephen Warrendef816a2014-01-30 16:11:12 -0700738 mmc->rca = 1;
Andy Fleming272cc702008-10-30 16:41:01 -0500739
740 return 0;
741}
742
743
Heinrich Schuchardt1601ea22020-03-30 07:24:17 +0200744int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd)
Andy Fleming272cc702008-10-30 16:41:01 -0500745{
746 struct mmc_cmd cmd;
747 struct mmc_data data;
748 int err;
749
750 /* Get the Card Status Register */
751 cmd.cmdidx = MMC_CMD_SEND_EXT_CSD;
752 cmd.resp_type = MMC_RSP_R1;
753 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -0500754
Yoshihiro Shimodacdfd1ac2012-06-07 19:09:11 +0000755 data.dest = (char *)ext_csd;
Andy Fleming272cc702008-10-30 16:41:01 -0500756 data.blocks = 1;
Simon Glass8bfa1952013-04-03 08:54:30 +0000757 data.blocksize = MMC_MAX_BLOCK_LEN;
Andy Fleming272cc702008-10-30 16:41:01 -0500758 data.flags = MMC_DATA_READ;
759
760 err = mmc_send_cmd(mmc, &cmd, &data);
761
762 return err;
763}
764
Marek Vasut68925502019-02-06 11:34:27 +0100765static int __mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value,
766 bool send_status)
Andy Fleming272cc702008-10-30 16:41:01 -0500767{
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200768 unsigned int status, start;
Andy Fleming272cc702008-10-30 16:41:01 -0500769 struct mmc_cmd cmd;
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300770 int timeout_ms = DEFAULT_CMD6_TIMEOUT_MS;
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +0200771 bool is_part_switch = (set == EXT_CSD_CMD_SET_NORMAL) &&
772 (index == EXT_CSD_PART_CONF);
Maxime Riparda9003dc2016-11-04 16:18:08 +0100773 int retries = 3;
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000774 int ret;
Andy Fleming272cc702008-10-30 16:41:01 -0500775
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +0200776 if (mmc->gen_cmd6_time)
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300777 timeout_ms = mmc->gen_cmd6_time * 10;
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +0200778
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +0200779 if (is_part_switch && mmc->part_switch_time)
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300780 timeout_ms = mmc->part_switch_time * 10;
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +0200781
Andy Fleming272cc702008-10-30 16:41:01 -0500782 cmd.cmdidx = MMC_CMD_SWITCH;
783 cmd.resp_type = MMC_RSP_R1b;
784 cmd.cmdarg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000785 (index << 16) |
786 (value << 8);
Andy Fleming272cc702008-10-30 16:41:01 -0500787
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200788 do {
Maxime Riparda9003dc2016-11-04 16:18:08 +0100789 ret = mmc_send_cmd(mmc, &cmd, NULL);
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200790 } while (ret && retries-- > 0);
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000791
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200792 if (ret)
793 return ret;
794
795 start = get_timer(0);
796
797 /* poll dat0 for rdy/buys status */
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300798 ret = mmc_wait_dat0(mmc, 1, timeout_ms * 1000);
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200799 if (ret && ret != -ENOSYS)
800 return ret;
801
802 /*
803 * In cases when not allowed to poll by using CMD13 or because we aren't
804 * capable of polling by using mmc_wait_dat0, then rely on waiting the
805 * stated timeout to be sufficient.
806 */
807 if (ret == -ENOSYS && !send_status)
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300808 mdelay(timeout_ms);
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200809
810 /* Finally wait until the card is ready or indicates a failure
811 * to switch. It doesn't hurt to use CMD13 here even if send_status
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300812 * is false, because by now (after 'timeout_ms' ms) the bus should be
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200813 * reliable.
814 */
815 do {
816 ret = mmc_send_status(mmc, &status);
817
818 if (!ret && (status & MMC_STATUS_SWITCH_ERROR)) {
819 pr_debug("switch failed %d/%d/0x%x !\n", set, index,
820 value);
821 return -EIO;
Maxime Riparda9003dc2016-11-04 16:18:08 +0100822 }
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200823 if (!ret && (status & MMC_STATUS_RDY_FOR_DATA))
Marek Vasut68925502019-02-06 11:34:27 +0100824 return 0;
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200825 udelay(100);
Sam Protsenko6cf8a902019-08-14 22:52:51 +0300826 } while (get_timer(start) < timeout_ms);
Marek Vasut68925502019-02-06 11:34:27 +0100827
Jean-Jacques Hiblotbb98b8c2019-07-02 10:53:56 +0200828 return -ETIMEDOUT;
Andy Fleming272cc702008-10-30 16:41:01 -0500829}
830
Marek Vasut68925502019-02-06 11:34:27 +0100831int mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value)
832{
833 return __mmc_switch(mmc, set, index, value, true);
834}
835
Heinrich Schuchardt0469d842020-03-30 07:24:19 +0200836int mmc_boot_wp(struct mmc *mmc)
837{
838 return mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BOOT_WP, 1);
839}
840
Marek Vasut62d77ce2018-04-15 00:37:11 +0200841#if !CONFIG_IS_ENABLED(MMC_TINY)
Marek Vasutb9a2a0e2019-01-03 21:19:24 +0100842static int mmc_set_card_speed(struct mmc *mmc, enum bus_mode mode,
843 bool hsdowngrade)
Andy Fleming272cc702008-10-30 16:41:01 -0500844{
Andy Fleming272cc702008-10-30 16:41:01 -0500845 int err;
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200846 int speed_bits;
847
848 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
849
850 switch (mode) {
851 case MMC_HS:
852 case MMC_HS_52:
853 case MMC_DDR_52:
854 speed_bits = EXT_CSD_TIMING_HS;
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200855 break;
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100856#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200857 case MMC_HS_200:
858 speed_bits = EXT_CSD_TIMING_HS200;
859 break;
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100860#endif
Peng Fan3dd26262018-08-10 14:07:54 +0800861#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
862 case MMC_HS_400:
863 speed_bits = EXT_CSD_TIMING_HS400;
864 break;
865#endif
Peng Fan44acd492019-07-10 14:43:07 +0800866#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
867 case MMC_HS_400_ES:
868 speed_bits = EXT_CSD_TIMING_HS400;
869 break;
870#endif
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200871 case MMC_LEGACY:
872 speed_bits = EXT_CSD_TIMING_LEGACY;
873 break;
874 default:
875 return -EINVAL;
876 }
Marek Vasut68925502019-02-06 11:34:27 +0100877
878 err = __mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING,
879 speed_bits, !hsdowngrade);
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200880 if (err)
881 return err;
882
Marek Vasutb9a2a0e2019-01-03 21:19:24 +0100883#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
884 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
885 /*
886 * In case the eMMC is in HS200/HS400 mode and we are downgrading
887 * to HS mode, the card clock are still running much faster than
888 * the supported HS mode clock, so we can not reliably read out
889 * Extended CSD. Reconfigure the controller to run at HS mode.
890 */
891 if (hsdowngrade) {
892 mmc_select_mode(mmc, MMC_HS);
893 mmc_set_clock(mmc, mmc_mode2freq(mmc, MMC_HS), false);
894 }
895#endif
896
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200897 if ((mode == MMC_HS) || (mode == MMC_HS_52)) {
898 /* Now check to see that it worked */
899 err = mmc_send_ext_csd(mmc, test_csd);
900 if (err)
901 return err;
902
903 /* No high-speed support */
904 if (!test_csd[EXT_CSD_HS_TIMING])
905 return -ENOTSUPP;
906 }
907
908 return 0;
909}
910
911static int mmc_get_capabilities(struct mmc *mmc)
912{
913 u8 *ext_csd = mmc->ext_csd;
914 char cardtype;
Andy Fleming272cc702008-10-30 16:41:01 -0500915
Jean-Jacques Hiblot00e446f2017-11-30 17:43:56 +0100916 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(MMC_LEGACY);
Andy Fleming272cc702008-10-30 16:41:01 -0500917
Thomas Choud52ebf12010-12-24 13:12:21 +0000918 if (mmc_host_is_spi(mmc))
919 return 0;
920
Andy Fleming272cc702008-10-30 16:41:01 -0500921 /* Only version 4 supports high-speed */
922 if (mmc->version < MMC_VERSION_4)
923 return 0;
924
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200925 if (!ext_csd) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +0100926 pr_err("No ext_csd found!\n"); /* this should enver happen */
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200927 return -ENOTSUPP;
928 }
929
Andrew Gabbasovfc5b32f2014-12-25 10:22:25 -0600930 mmc->card_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
931
Peng Fan3dd26262018-08-10 14:07:54 +0800932 cardtype = ext_csd[EXT_CSD_CARD_TYPE];
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +0200933 mmc->cardtype = cardtype;
Andy Fleming272cc702008-10-30 16:41:01 -0500934
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100935#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +0200936 if (cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
937 EXT_CSD_CARD_TYPE_HS200_1_8V)) {
938 mmc->card_caps |= MMC_MODE_HS200;
939 }
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +0100940#endif
Peng Fan44acd492019-07-10 14:43:07 +0800941#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT) || \
942 CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
Peng Fan3dd26262018-08-10 14:07:54 +0800943 if (cardtype & (EXT_CSD_CARD_TYPE_HS400_1_2V |
944 EXT_CSD_CARD_TYPE_HS400_1_8V)) {
945 mmc->card_caps |= MMC_MODE_HS400;
946 }
947#endif
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900948 if (cardtype & EXT_CSD_CARD_TYPE_52) {
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200949 if (cardtype & EXT_CSD_CARD_TYPE_DDR_52)
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900950 mmc->card_caps |= MMC_MODE_DDR_52MHz;
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200951 mmc->card_caps |= MMC_MODE_HS_52MHz;
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900952 }
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +0200953 if (cardtype & EXT_CSD_CARD_TYPE_26)
954 mmc->card_caps |= MMC_MODE_HS;
Andy Fleming272cc702008-10-30 16:41:01 -0500955
Peng Fan44acd492019-07-10 14:43:07 +0800956#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
957 if (ext_csd[EXT_CSD_STROBE_SUPPORT] &&
958 (mmc->card_caps & MMC_MODE_HS400)) {
959 mmc->card_caps |= MMC_MODE_HS400_ES;
960 }
961#endif
962
Andy Fleming272cc702008-10-30 16:41:01 -0500963 return 0;
964}
Marek Vasut62d77ce2018-04-15 00:37:11 +0200965#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500966
Stephen Warrenf866a462013-06-11 15:14:01 -0600967static int mmc_set_capacity(struct mmc *mmc, int part_num)
968{
969 switch (part_num) {
970 case 0:
971 mmc->capacity = mmc->capacity_user;
972 break;
973 case 1:
974 case 2:
975 mmc->capacity = mmc->capacity_boot;
976 break;
977 case 3:
978 mmc->capacity = mmc->capacity_rpmb;
979 break;
980 case 4:
981 case 5:
982 case 6:
983 case 7:
984 mmc->capacity = mmc->capacity_gp[part_num - 4];
985 break;
986 default:
987 return -1;
988 }
989
Simon Glassc40fdca2016-05-01 13:52:35 -0600990 mmc_get_blk_desc(mmc)->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Stephen Warrenf866a462013-06-11 15:14:01 -0600991
992 return 0;
993}
994
Simon Glass7dba0b92016-06-12 23:30:15 -0600995int mmc_switch_part(struct mmc *mmc, unsigned int part_num)
Lei Wenbc897b12011-05-02 16:26:26 +0000996{
Stephen Warrenf866a462013-06-11 15:14:01 -0600997 int ret;
Jean-Jacques Hiblot05384772019-07-02 10:53:58 +0200998 int retry = 3;
Lei Wenbc897b12011-05-02 16:26:26 +0000999
Jean-Jacques Hiblot05384772019-07-02 10:53:58 +02001000 do {
1001 ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1002 EXT_CSD_PART_CONF,
1003 (mmc->part_config & ~PART_ACCESS_MASK)
1004 | (part_num & PART_ACCESS_MASK));
1005 } while (ret && retry--);
Stephen Warrenf866a462013-06-11 15:14:01 -06001006
Peter Bigot6dc93e72014-09-02 18:31:23 -05001007 /*
1008 * Set the capacity if the switch succeeded or was intended
1009 * to return to representing the raw device.
1010 */
Stephen Warren873cc1d2015-12-07 11:38:49 -07001011 if ((ret == 0) || ((ret == -ENODEV) && (part_num == 0))) {
Peter Bigot6dc93e72014-09-02 18:31:23 -05001012 ret = mmc_set_capacity(mmc, part_num);
Simon Glassfdbb1392016-05-01 13:52:37 -06001013 mmc_get_blk_desc(mmc)->hwpart = part_num;
Stephen Warren873cc1d2015-12-07 11:38:49 -07001014 }
Peter Bigot6dc93e72014-09-02 18:31:23 -05001015
1016 return ret;
Lei Wenbc897b12011-05-02 16:26:26 +00001017}
1018
Jean-Jacques Hiblotcf177892017-11-30 17:44:02 +01001019#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001020int mmc_hwpart_config(struct mmc *mmc,
1021 const struct mmc_hwpart_conf *conf,
1022 enum mmc_hwpart_conf_mode mode)
1023{
1024 u8 part_attrs = 0;
1025 u32 enh_size_mult;
1026 u32 enh_start_addr;
1027 u32 gp_size_mult[4];
1028 u32 max_enh_size_mult;
1029 u32 tot_enh_size_mult = 0;
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +01001030 u8 wr_rel_set;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001031 int i, pidx, err;
1032 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
1033
1034 if (mode < MMC_HWPART_CONF_CHECK || mode > MMC_HWPART_CONF_COMPLETE)
1035 return -EINVAL;
1036
1037 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4_41)) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001038 pr_err("eMMC >= 4.4 required for enhanced user data area\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001039 return -EMEDIUMTYPE;
1040 }
1041
1042 if (!(mmc->part_support & PART_SUPPORT)) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001043 pr_err("Card does not support partitioning\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001044 return -EMEDIUMTYPE;
1045 }
1046
1047 if (!mmc->hc_wp_grp_size) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001048 pr_err("Card does not define HC WP group size\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001049 return -EMEDIUMTYPE;
1050 }
1051
1052 /* check partition alignment and total enhanced size */
1053 if (conf->user.enh_size) {
1054 if (conf->user.enh_size % mmc->hc_wp_grp_size ||
1055 conf->user.enh_start % mmc->hc_wp_grp_size) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001056 pr_err("User data enhanced area not HC WP group "
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001057 "size aligned\n");
1058 return -EINVAL;
1059 }
1060 part_attrs |= EXT_CSD_ENH_USR;
1061 enh_size_mult = conf->user.enh_size / mmc->hc_wp_grp_size;
1062 if (mmc->high_capacity) {
1063 enh_start_addr = conf->user.enh_start;
1064 } else {
1065 enh_start_addr = (conf->user.enh_start << 9);
1066 }
1067 } else {
1068 enh_size_mult = 0;
1069 enh_start_addr = 0;
1070 }
1071 tot_enh_size_mult += enh_size_mult;
1072
1073 for (pidx = 0; pidx < 4; pidx++) {
1074 if (conf->gp_part[pidx].size % mmc->hc_wp_grp_size) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001075 pr_err("GP%i partition not HC WP group size "
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001076 "aligned\n", pidx+1);
1077 return -EINVAL;
1078 }
1079 gp_size_mult[pidx] = conf->gp_part[pidx].size / mmc->hc_wp_grp_size;
1080 if (conf->gp_part[pidx].size && conf->gp_part[pidx].enhanced) {
1081 part_attrs |= EXT_CSD_ENH_GP(pidx);
1082 tot_enh_size_mult += gp_size_mult[pidx];
1083 }
1084 }
1085
1086 if (part_attrs && ! (mmc->part_support & ENHNCD_SUPPORT)) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001087 pr_err("Card does not support enhanced attribute\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001088 return -EMEDIUMTYPE;
1089 }
1090
1091 err = mmc_send_ext_csd(mmc, ext_csd);
1092 if (err)
1093 return err;
1094
1095 max_enh_size_mult =
1096 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+2] << 16) +
1097 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+1] << 8) +
1098 ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT];
1099 if (tot_enh_size_mult > max_enh_size_mult) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001100 pr_err("Total enhanced size exceeds maximum (%u > %u)\n",
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001101 tot_enh_size_mult, max_enh_size_mult);
1102 return -EMEDIUMTYPE;
1103 }
1104
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +01001105 /* The default value of EXT_CSD_WR_REL_SET is device
1106 * dependent, the values can only be changed if the
1107 * EXT_CSD_HS_CTRL_REL bit is set. The values can be
1108 * changed only once and before partitioning is completed. */
1109 wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
1110 if (conf->user.wr_rel_change) {
1111 if (conf->user.wr_rel_set)
1112 wr_rel_set |= EXT_CSD_WR_DATA_REL_USR;
1113 else
1114 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_USR;
1115 }
1116 for (pidx = 0; pidx < 4; pidx++) {
1117 if (conf->gp_part[pidx].wr_rel_change) {
1118 if (conf->gp_part[pidx].wr_rel_set)
1119 wr_rel_set |= EXT_CSD_WR_DATA_REL_GP(pidx);
1120 else
1121 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_GP(pidx);
1122 }
1123 }
1124
1125 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET] &&
1126 !(ext_csd[EXT_CSD_WR_REL_PARAM] & EXT_CSD_HS_CTRL_REL)) {
1127 puts("Card does not support host controlled partition write "
1128 "reliability settings\n");
1129 return -EMEDIUMTYPE;
1130 }
1131
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001132 if (ext_csd[EXT_CSD_PARTITION_SETTING] &
1133 EXT_CSD_PARTITION_SETTING_COMPLETED) {
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001134 pr_err("Card already partitioned\n");
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001135 return -EPERM;
1136 }
1137
1138 if (mode == MMC_HWPART_CONF_CHECK)
1139 return 0;
1140
1141 /* Partitioning requires high-capacity size definitions */
1142 if (!(ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01)) {
1143 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1144 EXT_CSD_ERASE_GROUP_DEF, 1);
1145
1146 if (err)
1147 return err;
1148
1149 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
1150
Jaehoon Chung4af66592020-01-17 15:06:54 +09001151#if CONFIG_IS_ENABLED(MMC_WRITE)
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001152 /* update erase group size to be high-capacity */
1153 mmc->erase_grp_size =
1154 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
Jaehoon Chung4af66592020-01-17 15:06:54 +09001155#endif
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001156
1157 }
1158
1159 /* all OK, write the configuration */
1160 for (i = 0; i < 4; i++) {
1161 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1162 EXT_CSD_ENH_START_ADDR+i,
1163 (enh_start_addr >> (i*8)) & 0xFF);
1164 if (err)
1165 return err;
1166 }
1167 for (i = 0; i < 3; i++) {
1168 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1169 EXT_CSD_ENH_SIZE_MULT+i,
1170 (enh_size_mult >> (i*8)) & 0xFF);
1171 if (err)
1172 return err;
1173 }
1174 for (pidx = 0; pidx < 4; pidx++) {
1175 for (i = 0; i < 3; i++) {
1176 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1177 EXT_CSD_GP_SIZE_MULT+pidx*3+i,
1178 (gp_size_mult[pidx] >> (i*8)) & 0xFF);
1179 if (err)
1180 return err;
1181 }
1182 }
1183 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1184 EXT_CSD_PARTITIONS_ATTRIBUTE, part_attrs);
1185 if (err)
1186 return err;
1187
1188 if (mode == MMC_HWPART_CONF_SET)
1189 return 0;
1190
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +01001191 /* The WR_REL_SET is a write-once register but shall be
1192 * written before setting PART_SETTING_COMPLETED. As it is
1193 * write-once we can only write it when completing the
1194 * partitioning. */
1195 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET]) {
1196 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1197 EXT_CSD_WR_REL_SET, wr_rel_set);
1198 if (err)
1199 return err;
1200 }
1201
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001202 /* Setting PART_SETTING_COMPLETED confirms the partition
1203 * configuration but it only becomes effective after power
1204 * cycle, so we do not adjust the partition related settings
1205 * in the mmc struct. */
1206
1207 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1208 EXT_CSD_PARTITION_SETTING,
1209 EXT_CSD_PARTITION_SETTING_COMPLETED);
1210 if (err)
1211 return err;
1212
1213 return 0;
1214}
Jean-Jacques Hiblotcf177892017-11-30 17:44:02 +01001215#endif
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +01001216
Simon Glasse7881d82017-07-29 11:35:31 -06001217#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Reding48972d92012-01-02 01:15:37 +00001218int mmc_getcd(struct mmc *mmc)
1219{
1220 int cd;
1221
1222 cd = board_mmc_getcd(mmc);
1223
Peter Korsgaardd4e1da42013-03-21 04:00:03 +00001224 if (cd < 0) {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001225 if (mmc->cfg->ops->getcd)
1226 cd = mmc->cfg->ops->getcd(mmc);
Peter Korsgaardd4e1da42013-03-21 04:00:03 +00001227 else
1228 cd = 1;
1229 }
Thierry Reding48972d92012-01-02 01:15:37 +00001230
1231 return cd;
1232}
Simon Glass8ca51e52016-06-12 23:30:22 -06001233#endif
Thierry Reding48972d92012-01-02 01:15:37 +00001234
Marek Vasut62d77ce2018-04-15 00:37:11 +02001235#if !CONFIG_IS_ENABLED(MMC_TINY)
Kim Phillipsfdbb8732012-10-29 13:34:43 +00001236static int sd_switch(struct mmc *mmc, int mode, int group, u8 value, u8 *resp)
Andy Fleming272cc702008-10-30 16:41:01 -05001237{
1238 struct mmc_cmd cmd;
1239 struct mmc_data data;
1240
1241 /* Switch the frequency */
1242 cmd.cmdidx = SD_CMD_SWITCH_FUNC;
1243 cmd.resp_type = MMC_RSP_R1;
1244 cmd.cmdarg = (mode << 31) | 0xffffff;
1245 cmd.cmdarg &= ~(0xf << (group * 4));
1246 cmd.cmdarg |= value << (group * 4);
Andy Fleming272cc702008-10-30 16:41:01 -05001247
1248 data.dest = (char *)resp;
1249 data.blocksize = 64;
1250 data.blocks = 1;
1251 data.flags = MMC_DATA_READ;
1252
1253 return mmc_send_cmd(mmc, &cmd, &data);
1254}
1255
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001256static int sd_get_capabilities(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05001257{
1258 int err;
1259 struct mmc_cmd cmd;
Suniel Mahesh18e7c8f2017-10-05 11:32:00 +05301260 ALLOC_CACHE_ALIGN_BUFFER(__be32, scr, 2);
1261 ALLOC_CACHE_ALIGN_BUFFER(__be32, switch_status, 16);
Andy Fleming272cc702008-10-30 16:41:01 -05001262 struct mmc_data data;
1263 int timeout;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001264#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001265 u32 sd3_bus_mode;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001266#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001267
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301268 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(MMC_LEGACY);
Andy Fleming272cc702008-10-30 16:41:01 -05001269
Thomas Choud52ebf12010-12-24 13:12:21 +00001270 if (mmc_host_is_spi(mmc))
1271 return 0;
1272
Andy Fleming272cc702008-10-30 16:41:01 -05001273 /* Read the SCR to find out if this card supports higher speeds */
1274 cmd.cmdidx = MMC_CMD_APP_CMD;
1275 cmd.resp_type = MMC_RSP_R1;
1276 cmd.cmdarg = mmc->rca << 16;
Andy Fleming272cc702008-10-30 16:41:01 -05001277
1278 err = mmc_send_cmd(mmc, &cmd, NULL);
1279
1280 if (err)
1281 return err;
1282
1283 cmd.cmdidx = SD_CMD_APP_SEND_SCR;
1284 cmd.resp_type = MMC_RSP_R1;
1285 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05001286
1287 timeout = 3;
1288
1289retry_scr:
Anton staaff781dd32011-10-03 13:54:59 +00001290 data.dest = (char *)scr;
Andy Fleming272cc702008-10-30 16:41:01 -05001291 data.blocksize = 8;
1292 data.blocks = 1;
1293 data.flags = MMC_DATA_READ;
1294
1295 err = mmc_send_cmd(mmc, &cmd, &data);
1296
1297 if (err) {
1298 if (timeout--)
1299 goto retry_scr;
1300
1301 return err;
1302 }
1303
Yauhen Kharuzhy4e3d89b2009-05-07 00:43:30 +03001304 mmc->scr[0] = __be32_to_cpu(scr[0]);
1305 mmc->scr[1] = __be32_to_cpu(scr[1]);
Andy Fleming272cc702008-10-30 16:41:01 -05001306
1307 switch ((mmc->scr[0] >> 24) & 0xf) {
Bin Meng53e8e402016-03-17 21:53:13 -07001308 case 0:
1309 mmc->version = SD_VERSION_1_0;
1310 break;
1311 case 1:
1312 mmc->version = SD_VERSION_1_10;
1313 break;
1314 case 2:
1315 mmc->version = SD_VERSION_2;
1316 if ((mmc->scr[0] >> 15) & 0x1)
1317 mmc->version = SD_VERSION_3;
1318 break;
1319 default:
1320 mmc->version = SD_VERSION_1_0;
1321 break;
Andy Fleming272cc702008-10-30 16:41:01 -05001322 }
1323
Alagu Sankarb44c7082010-05-12 15:08:24 +05301324 if (mmc->scr[0] & SD_DATA_4BIT)
1325 mmc->card_caps |= MMC_MODE_4BIT;
1326
Andy Fleming272cc702008-10-30 16:41:01 -05001327 /* Version 1.0 doesn't support switching */
1328 if (mmc->version == SD_VERSION_1_0)
1329 return 0;
1330
1331 timeout = 4;
1332 while (timeout--) {
1333 err = sd_switch(mmc, SD_SWITCH_CHECK, 0, 1,
Anton staaff781dd32011-10-03 13:54:59 +00001334 (u8 *)switch_status);
Andy Fleming272cc702008-10-30 16:41:01 -05001335
1336 if (err)
1337 return err;
1338
1339 /* The high-speed function is busy. Try again */
Yauhen Kharuzhy4e3d89b2009-05-07 00:43:30 +03001340 if (!(__be32_to_cpu(switch_status[7]) & SD_HIGHSPEED_BUSY))
Andy Fleming272cc702008-10-30 16:41:01 -05001341 break;
1342 }
1343
Andy Fleming272cc702008-10-30 16:41:01 -05001344 /* If high-speed isn't supported, we return */
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001345 if (__be32_to_cpu(switch_status[3]) & SD_HIGHSPEED_SUPPORTED)
1346 mmc->card_caps |= MMC_CAP(SD_HS);
Andy Fleming272cc702008-10-30 16:41:01 -05001347
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001348#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001349 /* Version before 3.0 don't support UHS modes */
1350 if (mmc->version < SD_VERSION_3)
1351 return 0;
1352
1353 sd3_bus_mode = __be32_to_cpu(switch_status[3]) >> 16 & 0x1f;
1354 if (sd3_bus_mode & SD_MODE_UHS_SDR104)
1355 mmc->card_caps |= MMC_CAP(UHS_SDR104);
1356 if (sd3_bus_mode & SD_MODE_UHS_SDR50)
1357 mmc->card_caps |= MMC_CAP(UHS_SDR50);
1358 if (sd3_bus_mode & SD_MODE_UHS_SDR25)
1359 mmc->card_caps |= MMC_CAP(UHS_SDR25);
1360 if (sd3_bus_mode & SD_MODE_UHS_SDR12)
1361 mmc->card_caps |= MMC_CAP(UHS_SDR12);
1362 if (sd3_bus_mode & SD_MODE_UHS_DDR50)
1363 mmc->card_caps |= MMC_CAP(UHS_DDR50);
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001364#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001365
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001366 return 0;
1367}
1368
1369static int sd_set_card_speed(struct mmc *mmc, enum bus_mode mode)
1370{
1371 int err;
1372
1373 ALLOC_CACHE_ALIGN_BUFFER(uint, switch_status, 16);
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001374 int speed;
Macpaul Lin2c3fbf42011-11-28 16:31:09 +00001375
Marek Vasutcf345762018-11-18 03:25:08 +01001376 /* SD version 1.00 and 1.01 does not support CMD 6 */
1377 if (mmc->version == SD_VERSION_1_0)
1378 return 0;
1379
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001380 switch (mode) {
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301381 case MMC_LEGACY:
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001382 speed = UHS_SDR12_BUS_SPEED;
1383 break;
1384 case SD_HS:
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +01001385 speed = HIGH_SPEED_BUS_SPEED;
1386 break;
1387#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1388 case UHS_SDR12:
1389 speed = UHS_SDR12_BUS_SPEED;
1390 break;
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001391 case UHS_SDR25:
1392 speed = UHS_SDR25_BUS_SPEED;
1393 break;
1394 case UHS_SDR50:
1395 speed = UHS_SDR50_BUS_SPEED;
1396 break;
1397 case UHS_DDR50:
1398 speed = UHS_DDR50_BUS_SPEED;
1399 break;
1400 case UHS_SDR104:
1401 speed = UHS_SDR104_BUS_SPEED;
1402 break;
Jean-Jacques Hiblotbaef2072018-01-04 15:23:30 +01001403#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001404 default:
1405 return -EINVAL;
1406 }
1407
1408 err = sd_switch(mmc, SD_SWITCH_SWITCH, 0, speed, (u8 *)switch_status);
Andy Fleming272cc702008-10-30 16:41:01 -05001409 if (err)
1410 return err;
1411
Jean-Jacques Hiblota0276f32018-02-09 12:09:27 +01001412 if (((__be32_to_cpu(switch_status[4]) >> 24) & 0xF) != speed)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001413 return -ENOTSUPP;
1414
1415 return 0;
1416}
1417
Marek Vasutec360e62018-04-15 00:36:45 +02001418static int sd_select_bus_width(struct mmc *mmc, int w)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001419{
1420 int err;
1421 struct mmc_cmd cmd;
1422
1423 if ((w != 4) && (w != 1))
1424 return -EINVAL;
1425
1426 cmd.cmdidx = MMC_CMD_APP_CMD;
1427 cmd.resp_type = MMC_RSP_R1;
1428 cmd.cmdarg = mmc->rca << 16;
1429
1430 err = mmc_send_cmd(mmc, &cmd, NULL);
1431 if (err)
1432 return err;
1433
1434 cmd.cmdidx = SD_CMD_APP_SET_BUS_WIDTH;
1435 cmd.resp_type = MMC_RSP_R1;
1436 if (w == 4)
1437 cmd.cmdarg = 2;
1438 else if (w == 1)
1439 cmd.cmdarg = 0;
1440 err = mmc_send_cmd(mmc, &cmd, NULL);
1441 if (err)
1442 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05001443
1444 return 0;
1445}
Marek Vasut62d77ce2018-04-15 00:37:11 +02001446#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001447
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001448#if CONFIG_IS_ENABLED(MMC_WRITE)
Peng Fan3697e592016-09-01 11:13:38 +08001449static int sd_read_ssr(struct mmc *mmc)
1450{
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001451 static const unsigned int sd_au_size[] = {
1452 0, SZ_16K / 512, SZ_32K / 512,
1453 SZ_64K / 512, SZ_128K / 512, SZ_256K / 512,
1454 SZ_512K / 512, SZ_1M / 512, SZ_2M / 512,
1455 SZ_4M / 512, SZ_8M / 512, (SZ_8M + SZ_4M) / 512,
1456 SZ_16M / 512, (SZ_16M + SZ_8M) / 512, SZ_32M / 512,
1457 SZ_64M / 512,
1458 };
Peng Fan3697e592016-09-01 11:13:38 +08001459 int err, i;
1460 struct mmc_cmd cmd;
1461 ALLOC_CACHE_ALIGN_BUFFER(uint, ssr, 16);
1462 struct mmc_data data;
1463 int timeout = 3;
1464 unsigned int au, eo, et, es;
1465
1466 cmd.cmdidx = MMC_CMD_APP_CMD;
1467 cmd.resp_type = MMC_RSP_R1;
1468 cmd.cmdarg = mmc->rca << 16;
1469
1470 err = mmc_send_cmd(mmc, &cmd, NULL);
Joel Johnsond4a5fa32020-01-11 09:08:14 -07001471#ifdef CONFIG_MMC_QUIRKS
1472 if (err && (mmc->quirks & MMC_QUIRK_RETRY_APP_CMD)) {
1473 int retries = 4;
1474 /*
1475 * It has been seen that APP_CMD may fail on the first
1476 * attempt, let's try a few more times
1477 */
1478 do {
1479 err = mmc_send_cmd(mmc, &cmd, NULL);
1480 if (!err)
1481 break;
1482 } while (retries--);
1483 }
1484#endif
Peng Fan3697e592016-09-01 11:13:38 +08001485 if (err)
1486 return err;
1487
1488 cmd.cmdidx = SD_CMD_APP_SD_STATUS;
1489 cmd.resp_type = MMC_RSP_R1;
1490 cmd.cmdarg = 0;
1491
1492retry_ssr:
1493 data.dest = (char *)ssr;
1494 data.blocksize = 64;
1495 data.blocks = 1;
1496 data.flags = MMC_DATA_READ;
1497
1498 err = mmc_send_cmd(mmc, &cmd, &data);
1499 if (err) {
1500 if (timeout--)
1501 goto retry_ssr;
1502
1503 return err;
1504 }
1505
1506 for (i = 0; i < 16; i++)
1507 ssr[i] = be32_to_cpu(ssr[i]);
1508
1509 au = (ssr[2] >> 12) & 0xF;
1510 if ((au <= 9) || (mmc->version == SD_VERSION_3)) {
1511 mmc->ssr.au = sd_au_size[au];
1512 es = (ssr[3] >> 24) & 0xFF;
1513 es |= (ssr[2] & 0xFF) << 8;
1514 et = (ssr[3] >> 18) & 0x3F;
1515 if (es && et) {
1516 eo = (ssr[3] >> 16) & 0x3;
1517 mmc->ssr.erase_timeout = (et * 1000) / es;
1518 mmc->ssr.erase_offset = eo * 1000;
1519 }
1520 } else {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001521 pr_debug("Invalid Allocation Unit Size.\n");
Peng Fan3697e592016-09-01 11:13:38 +08001522 }
1523
1524 return 0;
1525}
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001526#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001527/* frequency bases */
1528/* divided by 10 to be nice to platforms without floating point */
Mike Frysinger5f837c22010-10-20 01:15:53 +00001529static const int fbase[] = {
Andy Fleming272cc702008-10-30 16:41:01 -05001530 10000,
1531 100000,
1532 1000000,
1533 10000000,
1534};
1535
1536/* Multiplier values for TRAN_SPEED. Multiplied by 10 to be nice
1537 * to platforms without floating point.
1538 */
Simon Glass61fe0762016-05-14 14:02:57 -06001539static const u8 multipliers[] = {
Andy Fleming272cc702008-10-30 16:41:01 -05001540 0, /* reserved */
1541 10,
1542 12,
1543 13,
1544 15,
1545 20,
1546 25,
1547 30,
1548 35,
1549 40,
1550 45,
1551 50,
1552 55,
1553 60,
1554 70,
1555 80,
1556};
1557
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001558static inline int bus_width(uint cap)
1559{
1560 if (cap == MMC_MODE_8BIT)
1561 return 8;
1562 if (cap == MMC_MODE_4BIT)
1563 return 4;
1564 if (cap == MMC_MODE_1BIT)
1565 return 1;
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01001566 pr_warn("invalid bus witdh capability 0x%x\n", cap);
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001567 return 0;
1568}
1569
Simon Glasse7881d82017-07-29 11:35:31 -06001570#if !CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001571#ifdef MMC_SUPPORTS_TUNING
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +02001572static int mmc_execute_tuning(struct mmc *mmc, uint opcode)
1573{
1574 return -ENOTSUPP;
1575}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001576#endif
Kishon Vijay Abraham Iec841202017-09-21 16:30:05 +02001577
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001578static int mmc_set_ios(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05001579{
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001580 int ret = 0;
1581
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001582 if (mmc->cfg->ops->set_ios)
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001583 ret = mmc->cfg->ops->set_ios(mmc);
1584
1585 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -05001586}
Yann Gautier3602a562019-09-19 17:56:12 +02001587
1588static int mmc_host_power_cycle(struct mmc *mmc)
1589{
1590 int ret = 0;
1591
1592 if (mmc->cfg->ops->host_power_cycle)
1593 ret = mmc->cfg->ops->host_power_cycle(mmc);
1594
1595 return ret;
1596}
Simon Glass8ca51e52016-06-12 23:30:22 -06001597#endif
Andy Fleming272cc702008-10-30 16:41:01 -05001598
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +02001599int mmc_set_clock(struct mmc *mmc, uint clock, bool disable)
Andy Fleming272cc702008-10-30 16:41:01 -05001600{
Jaehoon Chungc0fafe62018-01-23 14:04:30 +09001601 if (!disable) {
Jaehoon Chung9546eb92018-01-17 19:36:58 +09001602 if (clock > mmc->cfg->f_max)
1603 clock = mmc->cfg->f_max;
Andy Fleming272cc702008-10-30 16:41:01 -05001604
Jaehoon Chung9546eb92018-01-17 19:36:58 +09001605 if (clock < mmc->cfg->f_min)
1606 clock = mmc->cfg->f_min;
1607 }
Andy Fleming272cc702008-10-30 16:41:01 -05001608
1609 mmc->clock = clock;
Kishon Vijay Abraham I35f67822017-09-21 16:30:03 +02001610 mmc->clk_disable = disable;
Andy Fleming272cc702008-10-30 16:41:01 -05001611
Jaehoon Chungd2faadb2018-01-26 19:25:30 +09001612 debug("clock is %s (%dHz)\n", disable ? "disabled" : "enabled", clock);
1613
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001614 return mmc_set_ios(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001615}
1616
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001617static int mmc_set_bus_width(struct mmc *mmc, uint width)
Andy Fleming272cc702008-10-30 16:41:01 -05001618{
1619 mmc->bus_width = width;
1620
Kishon Vijay Abraham I2a4d2122017-09-21 16:29:59 +02001621 return mmc_set_ios(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05001622}
1623
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001624#if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
1625/*
1626 * helper function to display the capabilities in a human
1627 * friendly manner. The capabilities include bus width and
1628 * supported modes.
1629 */
1630void mmc_dump_capabilities(const char *text, uint caps)
1631{
1632 enum bus_mode mode;
1633
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001634 pr_debug("%s: widths [", text);
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001635 if (caps & MMC_MODE_8BIT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001636 pr_debug("8, ");
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001637 if (caps & MMC_MODE_4BIT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001638 pr_debug("4, ");
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001639 if (caps & MMC_MODE_1BIT)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001640 pr_debug("1, ");
1641 pr_debug("\b\b] modes [");
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001642 for (mode = MMC_LEGACY; mode < MMC_MODES_END; mode++)
1643 if (MMC_CAP(mode) & caps)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001644 pr_debug("%s, ", mmc_mode_name(mode));
1645 pr_debug("\b\b]\n");
Jean-Jacques Hiblot4c9d2aa2017-09-21 16:29:54 +02001646}
1647#endif
1648
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001649struct mode_width_tuning {
1650 enum bus_mode mode;
1651 uint widths;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001652#ifdef MMC_SUPPORTS_TUNING
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02001653 uint tuning;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001654#endif
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001655};
1656
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001657#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001658int mmc_voltage_to_mv(enum mmc_voltage voltage)
1659{
1660 switch (voltage) {
1661 case MMC_SIGNAL_VOLTAGE_000: return 0;
1662 case MMC_SIGNAL_VOLTAGE_330: return 3300;
1663 case MMC_SIGNAL_VOLTAGE_180: return 1800;
1664 case MMC_SIGNAL_VOLTAGE_120: return 1200;
1665 }
1666 return -EINVAL;
1667}
1668
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001669static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1670{
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001671 int err;
1672
1673 if (mmc->signal_voltage == signal_voltage)
1674 return 0;
1675
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001676 mmc->signal_voltage = signal_voltage;
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001677 err = mmc_set_ios(mmc);
1678 if (err)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001679 pr_debug("unable to set voltage (err %d)\n", err);
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001680
1681 return err;
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001682}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001683#else
1684static inline int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1685{
1686 return 0;
1687}
1688#endif
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02001689
Marek Vasut62d77ce2018-04-15 00:37:11 +02001690#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001691static const struct mode_width_tuning sd_modes_by_pref[] = {
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001692#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1693#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001694 {
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001695 .mode = UHS_SDR104,
1696 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1697 .tuning = MMC_CMD_SEND_TUNING_BLOCK
1698 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001699#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001700 {
1701 .mode = UHS_SDR50,
1702 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1703 },
1704 {
1705 .mode = UHS_DDR50,
1706 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1707 },
1708 {
1709 .mode = UHS_SDR25,
1710 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1711 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001712#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001713 {
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001714 .mode = SD_HS,
1715 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1716 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001717#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001718 {
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001719 .mode = UHS_SDR12,
1720 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1721 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001722#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001723 {
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301724 .mode = MMC_LEGACY,
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001725 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1726 }
1727};
1728
1729#define for_each_sd_mode_by_pref(caps, mwt) \
1730 for (mwt = sd_modes_by_pref;\
1731 mwt < sd_modes_by_pref + ARRAY_SIZE(sd_modes_by_pref);\
1732 mwt++) \
1733 if (caps & MMC_CAP(mwt->mode))
1734
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02001735static int sd_select_mode_and_width(struct mmc *mmc, uint card_caps)
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001736{
1737 int err;
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001738 uint widths[] = {MMC_MODE_4BIT, MMC_MODE_1BIT};
1739 const struct mode_width_tuning *mwt;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001740#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001741 bool uhs_en = (mmc->ocr & OCR_S18R) ? true : false;
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001742#else
1743 bool uhs_en = false;
1744#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001745 uint caps;
1746
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01001747#ifdef DEBUG
1748 mmc_dump_capabilities("sd card", card_caps);
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01001749 mmc_dump_capabilities("host", mmc->host_caps);
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01001750#endif
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001751
Anup Patelf49ff792019-07-08 04:10:43 +00001752 if (mmc_host_is_spi(mmc)) {
1753 mmc_set_bus_width(mmc, 1);
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301754 mmc_select_mode(mmc, MMC_LEGACY);
Anup Patelf49ff792019-07-08 04:10:43 +00001755 mmc_set_clock(mmc, mmc->tran_speed, MMC_CLK_ENABLE);
Pragnesh Patel810bc132020-06-29 15:17:26 +05301756#if CONFIG_IS_ENABLED(MMC_WRITE)
1757 err = sd_read_ssr(mmc);
1758 if (err)
1759 pr_warn("unable to read ssr\n");
1760#endif
Anup Patelf49ff792019-07-08 04:10:43 +00001761 return 0;
1762 }
1763
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001764 /* Restrict card's capabilities by what the host can do */
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01001765 caps = card_caps & mmc->host_caps;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001766
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001767 if (!uhs_en)
1768 caps &= ~UHS_CAPS;
1769
1770 for_each_sd_mode_by_pref(caps, mwt) {
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001771 uint *w;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001772
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001773 for (w = widths; w < widths + ARRAY_SIZE(widths); w++) {
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001774 if (*w & caps & mwt->widths) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001775 pr_debug("trying mode %s width %d (at %d MHz)\n",
1776 mmc_mode_name(mwt->mode),
1777 bus_width(*w),
1778 mmc_mode2freq(mmc, mwt->mode) / 1000000);
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001779
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001780 /* configure the bus width (card + host) */
1781 err = sd_select_bus_width(mmc, bus_width(*w));
1782 if (err)
1783 goto error;
1784 mmc_set_bus_width(mmc, bus_width(*w));
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001785
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001786 /* configure the bus mode (card) */
1787 err = sd_set_card_speed(mmc, mwt->mode);
1788 if (err)
1789 goto error;
1790
1791 /* configure the bus mode (host) */
1792 mmc_select_mode(mmc, mwt->mode);
Jaehoon Chung65117182018-01-26 19:25:29 +09001793 mmc_set_clock(mmc, mmc->tran_speed,
1794 MMC_CLK_ENABLE);
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001795
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001796#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001797 /* execute tuning if needed */
1798 if (mwt->tuning && !mmc_host_is_spi(mmc)) {
1799 err = mmc_execute_tuning(mmc,
1800 mwt->tuning);
1801 if (err) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001802 pr_debug("tuning failed\n");
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001803 goto error;
1804 }
1805 }
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001806#endif
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02001807
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001808#if CONFIG_IS_ENABLED(MMC_WRITE)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001809 err = sd_read_ssr(mmc);
Peng Fan0a4c2b02018-03-05 16:20:40 +08001810 if (err)
Jean-Jacques Hiblot5b2e72f2018-01-04 15:23:33 +01001811 pr_warn("unable to read ssr\n");
1812#endif
1813 if (!err)
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001814 return 0;
1815
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001816error:
1817 /* revert to a safer bus speed */
Faiz Abbase8d5dde2020-02-26 13:44:32 +05301818 mmc_select_mode(mmc, MMC_LEGACY);
Jaehoon Chung65117182018-01-26 19:25:29 +09001819 mmc_set_clock(mmc, mmc->tran_speed,
1820 MMC_CLK_ENABLE);
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001821 }
1822 }
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001823 }
1824
Masahiro Yamadad4d64882018-01-28 19:11:42 +09001825 pr_err("unable to select a mode\n");
Jean-Jacques Hiblotd0c221f2017-09-21 16:29:57 +02001826 return -ENOTSUPP;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001827}
1828
Jean-Jacques Hiblot7382e692017-09-21 16:29:52 +02001829/*
1830 * read the compare the part of ext csd that is constant.
1831 * This can be used to check that the transfer is working
1832 * as expected.
1833 */
1834static int mmc_read_and_compare_ext_csd(struct mmc *mmc)
1835{
1836 int err;
1837 const u8 *ext_csd = mmc->ext_csd;
1838 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
1839
Jean-Jacques Hiblot1de06b92017-11-30 17:43:58 +01001840 if (mmc->version < MMC_VERSION_4)
1841 return 0;
1842
Jean-Jacques Hiblot7382e692017-09-21 16:29:52 +02001843 err = mmc_send_ext_csd(mmc, test_csd);
1844 if (err)
1845 return err;
1846
1847 /* Only compare read only fields */
1848 if (ext_csd[EXT_CSD_PARTITIONING_SUPPORT]
1849 == test_csd[EXT_CSD_PARTITIONING_SUPPORT] &&
1850 ext_csd[EXT_CSD_HC_WP_GRP_SIZE]
1851 == test_csd[EXT_CSD_HC_WP_GRP_SIZE] &&
1852 ext_csd[EXT_CSD_REV]
1853 == test_csd[EXT_CSD_REV] &&
1854 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
1855 == test_csd[EXT_CSD_HC_ERASE_GRP_SIZE] &&
1856 memcmp(&ext_csd[EXT_CSD_SEC_CNT],
1857 &test_csd[EXT_CSD_SEC_CNT], 4) == 0)
1858 return 0;
1859
1860 return -EBADMSG;
1861}
1862
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001863#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001864static int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1865 uint32_t allowed_mask)
1866{
1867 u32 card_mask = 0;
1868
1869 switch (mode) {
Peng Fan44acd492019-07-10 14:43:07 +08001870 case MMC_HS_400_ES:
Peng Fan3dd26262018-08-10 14:07:54 +08001871 case MMC_HS_400:
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001872 case MMC_HS_200:
Peng Fan3dd26262018-08-10 14:07:54 +08001873 if (mmc->cardtype & (EXT_CSD_CARD_TYPE_HS200_1_8V |
1874 EXT_CSD_CARD_TYPE_HS400_1_8V))
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001875 card_mask |= MMC_SIGNAL_VOLTAGE_180;
Peng Fan3dd26262018-08-10 14:07:54 +08001876 if (mmc->cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
1877 EXT_CSD_CARD_TYPE_HS400_1_2V))
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001878 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1879 break;
1880 case MMC_DDR_52:
1881 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_8V)
1882 card_mask |= MMC_SIGNAL_VOLTAGE_330 |
1883 MMC_SIGNAL_VOLTAGE_180;
1884 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_2V)
1885 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1886 break;
1887 default:
1888 card_mask |= MMC_SIGNAL_VOLTAGE_330;
1889 break;
1890 }
1891
1892 while (card_mask & allowed_mask) {
1893 enum mmc_voltage best_match;
1894
1895 best_match = 1 << (ffs(card_mask & allowed_mask) - 1);
1896 if (!mmc_set_signal_voltage(mmc, best_match))
1897 return 0;
1898
1899 allowed_mask &= ~best_match;
1900 }
1901
1902 return -ENOTSUPP;
1903}
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001904#else
1905static inline int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1906 uint32_t allowed_mask)
1907{
1908 return 0;
1909}
1910#endif
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02001911
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001912static const struct mode_width_tuning mmc_modes_by_pref[] = {
Peng Fan44acd492019-07-10 14:43:07 +08001913#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
1914 {
1915 .mode = MMC_HS_400_ES,
1916 .widths = MMC_MODE_8BIT,
1917 },
1918#endif
Peng Fan3dd26262018-08-10 14:07:54 +08001919#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
1920 {
1921 .mode = MMC_HS_400,
1922 .widths = MMC_MODE_8BIT,
1923 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
1924 },
1925#endif
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001926#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001927 {
1928 .mode = MMC_HS_200,
1929 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02001930 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001931 },
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01001932#endif
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001933 {
1934 .mode = MMC_DDR_52,
1935 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
1936 },
1937 {
1938 .mode = MMC_HS_52,
1939 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1940 },
1941 {
1942 .mode = MMC_HS,
1943 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1944 },
1945 {
1946 .mode = MMC_LEGACY,
1947 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1948 }
1949};
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02001950
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02001951#define for_each_mmc_mode_by_pref(caps, mwt) \
1952 for (mwt = mmc_modes_by_pref;\
1953 mwt < mmc_modes_by_pref + ARRAY_SIZE(mmc_modes_by_pref);\
1954 mwt++) \
1955 if (caps & MMC_CAP(mwt->mode))
1956
1957static const struct ext_csd_bus_width {
1958 uint cap;
1959 bool is_ddr;
1960 uint ext_csd_bits;
1961} ext_csd_bus_width[] = {
1962 {MMC_MODE_8BIT, true, EXT_CSD_DDR_BUS_WIDTH_8},
1963 {MMC_MODE_4BIT, true, EXT_CSD_DDR_BUS_WIDTH_4},
1964 {MMC_MODE_8BIT, false, EXT_CSD_BUS_WIDTH_8},
1965 {MMC_MODE_4BIT, false, EXT_CSD_BUS_WIDTH_4},
1966 {MMC_MODE_1BIT, false, EXT_CSD_BUS_WIDTH_1},
1967};
1968
Peng Fan3dd26262018-08-10 14:07:54 +08001969#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
1970static int mmc_select_hs400(struct mmc *mmc)
1971{
1972 int err;
1973
1974 /* Set timing to HS200 for tuning */
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01001975 err = mmc_set_card_speed(mmc, MMC_HS_200, false);
Peng Fan3dd26262018-08-10 14:07:54 +08001976 if (err)
1977 return err;
1978
1979 /* configure the bus mode (host) */
1980 mmc_select_mode(mmc, MMC_HS_200);
1981 mmc_set_clock(mmc, mmc->tran_speed, false);
1982
1983 /* execute tuning if needed */
1984 err = mmc_execute_tuning(mmc, MMC_CMD_SEND_TUNING_BLOCK_HS200);
1985 if (err) {
1986 debug("tuning failed\n");
1987 return err;
1988 }
1989
1990 /* Set back to HS */
BOUGH CHEN5cf12032019-03-26 06:24:17 +00001991 mmc_set_card_speed(mmc, MMC_HS, true);
Peng Fan3dd26262018-08-10 14:07:54 +08001992
1993 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BUS_WIDTH,
1994 EXT_CSD_BUS_WIDTH_8 | EXT_CSD_DDR_FLAG);
1995 if (err)
1996 return err;
1997
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01001998 err = mmc_set_card_speed(mmc, MMC_HS_400, false);
Peng Fan3dd26262018-08-10 14:07:54 +08001999 if (err)
2000 return err;
2001
2002 mmc_select_mode(mmc, MMC_HS_400);
2003 err = mmc_set_clock(mmc, mmc->tran_speed, false);
2004 if (err)
2005 return err;
2006
2007 return 0;
2008}
2009#else
2010static int mmc_select_hs400(struct mmc *mmc)
2011{
2012 return -ENOTSUPP;
2013}
2014#endif
2015
Peng Fan44acd492019-07-10 14:43:07 +08002016#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
2017#if !CONFIG_IS_ENABLED(DM_MMC)
2018static int mmc_set_enhanced_strobe(struct mmc *mmc)
2019{
2020 return -ENOTSUPP;
2021}
2022#endif
2023static int mmc_select_hs400es(struct mmc *mmc)
2024{
2025 int err;
2026
2027 err = mmc_set_card_speed(mmc, MMC_HS, true);
2028 if (err)
2029 return err;
2030
2031 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BUS_WIDTH,
2032 EXT_CSD_BUS_WIDTH_8 | EXT_CSD_DDR_FLAG |
2033 EXT_CSD_BUS_WIDTH_STROBE);
2034 if (err) {
2035 printf("switch to bus width for hs400 failed\n");
2036 return err;
2037 }
2038 /* TODO: driver strength */
2039 err = mmc_set_card_speed(mmc, MMC_HS_400_ES, false);
2040 if (err)
2041 return err;
2042
2043 mmc_select_mode(mmc, MMC_HS_400_ES);
2044 err = mmc_set_clock(mmc, mmc->tran_speed, false);
2045 if (err)
2046 return err;
2047
2048 return mmc_set_enhanced_strobe(mmc);
2049}
2050#else
2051static int mmc_select_hs400es(struct mmc *mmc)
2052{
2053 return -ENOTSUPP;
2054}
2055#endif
2056
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002057#define for_each_supported_width(caps, ddr, ecbv) \
2058 for (ecbv = ext_csd_bus_width;\
2059 ecbv < ext_csd_bus_width + ARRAY_SIZE(ext_csd_bus_width);\
2060 ecbv++) \
2061 if ((ddr == ecbv->is_ddr) && (caps & ecbv->cap))
2062
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002063static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps)
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002064{
2065 int err;
2066 const struct mode_width_tuning *mwt;
2067 const struct ext_csd_bus_width *ecbw;
2068
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01002069#ifdef DEBUG
2070 mmc_dump_capabilities("mmc", card_caps);
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01002071 mmc_dump_capabilities("host", mmc->host_caps);
Jean-Jacques Hiblot52d241d2017-11-30 17:43:54 +01002072#endif
2073
Anup Patelf49ff792019-07-08 04:10:43 +00002074 if (mmc_host_is_spi(mmc)) {
2075 mmc_set_bus_width(mmc, 1);
2076 mmc_select_mode(mmc, MMC_LEGACY);
2077 mmc_set_clock(mmc, mmc->tran_speed, MMC_CLK_ENABLE);
2078 return 0;
2079 }
2080
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002081 /* Restrict card's capabilities by what the host can do */
Jean-Jacques Hiblot1da8eb52017-11-30 17:43:57 +01002082 card_caps &= mmc->host_caps;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002083
2084 /* Only version 4 of MMC supports wider bus widths */
2085 if (mmc->version < MMC_VERSION_4)
2086 return 0;
2087
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002088 if (!mmc->ext_csd) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002089 pr_debug("No ext_csd found!\n"); /* this should enver happen */
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002090 return -ENOTSUPP;
2091 }
2092
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01002093#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
2094 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
2095 /*
2096 * In case the eMMC is in HS200/HS400 mode, downgrade to HS mode
2097 * before doing anything else, since a transition from either of
2098 * the HS200/HS400 mode directly to legacy mode is not supported.
2099 */
2100 if (mmc->selected_mode == MMC_HS_200 ||
2101 mmc->selected_mode == MMC_HS_400)
2102 mmc_set_card_speed(mmc, MMC_HS, true);
2103 else
2104#endif
2105 mmc_set_clock(mmc, mmc->legacy_speed, MMC_CLK_ENABLE);
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002106
2107 for_each_mmc_mode_by_pref(card_caps, mwt) {
2108 for_each_supported_width(card_caps & mwt->widths,
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002109 mmc_is_mode_ddr(mwt->mode), ecbw) {
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02002110 enum mmc_voltage old_voltage;
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002111 pr_debug("trying mode %s width %d (at %d MHz)\n",
2112 mmc_mode_name(mwt->mode),
2113 bus_width(ecbw->cap),
2114 mmc_mode2freq(mmc, mwt->mode) / 1000000);
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02002115 old_voltage = mmc->signal_voltage;
2116 err = mmc_set_lowest_voltage(mmc, mwt->mode,
2117 MMC_ALL_SIGNAL_VOLTAGE);
2118 if (err)
2119 continue;
2120
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002121 /* configure the bus width (card + host) */
2122 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2123 EXT_CSD_BUS_WIDTH,
2124 ecbw->ext_csd_bits & ~EXT_CSD_DDR_FLAG);
2125 if (err)
2126 goto error;
2127 mmc_set_bus_width(mmc, bus_width(ecbw->cap));
2128
Peng Fan3dd26262018-08-10 14:07:54 +08002129 if (mwt->mode == MMC_HS_400) {
2130 err = mmc_select_hs400(mmc);
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02002131 if (err) {
Peng Fan3dd26262018-08-10 14:07:54 +08002132 printf("Select HS400 failed %d\n", err);
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02002133 goto error;
2134 }
Peng Fan44acd492019-07-10 14:43:07 +08002135 } else if (mwt->mode == MMC_HS_400_ES) {
2136 err = mmc_select_hs400es(mmc);
2137 if (err) {
2138 printf("Select HS400ES failed %d\n",
2139 err);
2140 goto error;
2141 }
Peng Fan3dd26262018-08-10 14:07:54 +08002142 } else {
2143 /* configure the bus speed (card) */
Marek Vasutb9a2a0e2019-01-03 21:19:24 +01002144 err = mmc_set_card_speed(mmc, mwt->mode, false);
Peng Fan3dd26262018-08-10 14:07:54 +08002145 if (err)
2146 goto error;
2147
2148 /*
2149 * configure the bus width AND the ddr mode
2150 * (card). The host side will be taken care
2151 * of in the next step
2152 */
2153 if (ecbw->ext_csd_bits & EXT_CSD_DDR_FLAG) {
2154 err = mmc_switch(mmc,
2155 EXT_CSD_CMD_SET_NORMAL,
2156 EXT_CSD_BUS_WIDTH,
2157 ecbw->ext_csd_bits);
2158 if (err)
2159 goto error;
2160 }
2161
2162 /* configure the bus mode (host) */
2163 mmc_select_mode(mmc, mwt->mode);
2164 mmc_set_clock(mmc, mmc->tran_speed,
2165 MMC_CLK_ENABLE);
2166#ifdef MMC_SUPPORTS_TUNING
2167
2168 /* execute tuning if needed */
2169 if (mwt->tuning) {
2170 err = mmc_execute_tuning(mmc,
2171 mwt->tuning);
2172 if (err) {
2173 pr_debug("tuning failed\n");
2174 goto error;
2175 }
2176 }
Jean-Jacques Hiblotf99c2ef2017-11-30 17:44:01 +01002177#endif
Peng Fan3dd26262018-08-10 14:07:54 +08002178 }
Kishon Vijay Abraham I634d4842017-09-21 16:30:06 +02002179
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002180 /* do a transfer to check the configuration */
2181 err = mmc_read_and_compare_ext_csd(mmc);
2182 if (!err)
2183 return 0;
2184error:
Jean-Jacques Hiblotbc1e3272017-09-21 16:30:11 +02002185 mmc_set_signal_voltage(mmc, old_voltage);
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002186 /* if an error occured, revert to a safer bus mode */
2187 mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2188 EXT_CSD_BUS_WIDTH, EXT_CSD_BUS_WIDTH_1);
2189 mmc_select_mode(mmc, MMC_LEGACY);
2190 mmc_set_bus_width(mmc, 1);
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002191 }
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002192 }
2193
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002194 pr_err("unable to select a mode\n");
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002195
Jean-Jacques Hiblot3862b852017-09-21 16:29:58 +02002196 return -ENOTSUPP;
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002197}
Marek Vasut62d77ce2018-04-15 00:37:11 +02002198#endif
2199
2200#if CONFIG_IS_ENABLED(MMC_TINY)
2201DEFINE_CACHE_ALIGN_BUFFER(u8, ext_csd_bkup, MMC_MAX_BLOCK_LEN);
2202#endif
Jean-Jacques Hiblot8ac8a262017-09-21 16:29:49 +02002203
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002204static int mmc_startup_v4(struct mmc *mmc)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002205{
2206 int err, i;
2207 u64 capacity;
2208 bool has_parts = false;
2209 bool part_completed;
Jean-Jacques Hiblot58a6fb72018-01-04 15:23:31 +01002210 static const u32 mmc_versions[] = {
2211 MMC_VERSION_4,
2212 MMC_VERSION_4_1,
2213 MMC_VERSION_4_2,
2214 MMC_VERSION_4_3,
Jean-Jacques Hiblotace1bed2018-02-09 12:09:28 +01002215 MMC_VERSION_4_4,
Jean-Jacques Hiblot58a6fb72018-01-04 15:23:31 +01002216 MMC_VERSION_4_41,
2217 MMC_VERSION_4_5,
2218 MMC_VERSION_5_0,
2219 MMC_VERSION_5_1
2220 };
2221
Marek Vasut62d77ce2018-04-15 00:37:11 +02002222#if CONFIG_IS_ENABLED(MMC_TINY)
2223 u8 *ext_csd = ext_csd_bkup;
2224
2225 if (IS_SD(mmc) || mmc->version < MMC_VERSION_4)
2226 return 0;
2227
2228 if (!mmc->ext_csd)
2229 memset(ext_csd_bkup, 0, sizeof(ext_csd_bkup));
2230
2231 err = mmc_send_ext_csd(mmc, ext_csd);
2232 if (err)
2233 goto error;
2234
2235 /* store the ext csd for future reference */
2236 if (!mmc->ext_csd)
2237 mmc->ext_csd = ext_csd;
2238#else
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002239 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002240
2241 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4))
2242 return 0;
2243
2244 /* check ext_csd version and capacity */
2245 err = mmc_send_ext_csd(mmc, ext_csd);
2246 if (err)
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002247 goto error;
2248
2249 /* store the ext csd for future reference */
2250 if (!mmc->ext_csd)
2251 mmc->ext_csd = malloc(MMC_MAX_BLOCK_LEN);
2252 if (!mmc->ext_csd)
2253 return -ENOMEM;
2254 memcpy(mmc->ext_csd, ext_csd, MMC_MAX_BLOCK_LEN);
Marek Vasut62d77ce2018-04-15 00:37:11 +02002255#endif
Alexander Kochetkov76584e32018-02-20 14:35:55 +03002256 if (ext_csd[EXT_CSD_REV] >= ARRAY_SIZE(mmc_versions))
Jean-Jacques Hiblot58a6fb72018-01-04 15:23:31 +01002257 return -EINVAL;
2258
2259 mmc->version = mmc_versions[ext_csd[EXT_CSD_REV]];
2260
2261 if (mmc->version >= MMC_VERSION_4_2) {
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002262 /*
2263 * According to the JEDEC Standard, the value of
2264 * ext_csd's capacity is valid if the value is more
2265 * than 2GB
2266 */
2267 capacity = ext_csd[EXT_CSD_SEC_CNT] << 0
2268 | ext_csd[EXT_CSD_SEC_CNT + 1] << 8
2269 | ext_csd[EXT_CSD_SEC_CNT + 2] << 16
2270 | ext_csd[EXT_CSD_SEC_CNT + 3] << 24;
2271 capacity *= MMC_MAX_BLOCK_LEN;
2272 if ((capacity >> 20) > 2 * 1024)
2273 mmc->capacity_user = capacity;
2274 }
2275
Jean-Jacques Hiblot39320c52019-07-02 10:53:54 +02002276 if (mmc->version >= MMC_VERSION_4_5)
2277 mmc->gen_cmd6_time = ext_csd[EXT_CSD_GENERIC_CMD6_TIME];
2278
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002279 /* The partition data may be non-zero but it is only
2280 * effective if PARTITION_SETTING_COMPLETED is set in
2281 * EXT_CSD, so ignore any data if this bit is not set,
2282 * except for enabling the high-capacity group size
2283 * definition (see below).
2284 */
2285 part_completed = !!(ext_csd[EXT_CSD_PARTITION_SETTING] &
2286 EXT_CSD_PARTITION_SETTING_COMPLETED);
2287
Jean-Jacques Hiblot513e00b2019-07-02 10:53:55 +02002288 mmc->part_switch_time = ext_csd[EXT_CSD_PART_SWITCH_TIME];
2289 /* Some eMMC set the value too low so set a minimum */
2290 if (mmc->part_switch_time < MMC_MIN_PART_SWITCH_TIME && mmc->part_switch_time)
2291 mmc->part_switch_time = MMC_MIN_PART_SWITCH_TIME;
2292
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002293 /* store the partition info of emmc */
2294 mmc->part_support = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
2295 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) ||
2296 ext_csd[EXT_CSD_BOOT_MULT])
2297 mmc->part_config = ext_csd[EXT_CSD_PART_CONF];
2298 if (part_completed &&
2299 (ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & ENHNCD_SUPPORT))
2300 mmc->part_attr = ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE];
2301
2302 mmc->capacity_boot = ext_csd[EXT_CSD_BOOT_MULT] << 17;
2303
2304 mmc->capacity_rpmb = ext_csd[EXT_CSD_RPMB_MULT] << 17;
2305
2306 for (i = 0; i < 4; i++) {
2307 int idx = EXT_CSD_GP_SIZE_MULT + i * 3;
2308 uint mult = (ext_csd[idx + 2] << 16) +
2309 (ext_csd[idx + 1] << 8) + ext_csd[idx];
2310 if (mult)
2311 has_parts = true;
2312 if (!part_completed)
2313 continue;
2314 mmc->capacity_gp[i] = mult;
2315 mmc->capacity_gp[i] *=
2316 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2317 mmc->capacity_gp[i] *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2318 mmc->capacity_gp[i] <<= 19;
2319 }
2320
Jean-Jacques Hiblot173c06d2018-01-04 15:23:35 +01002321#ifndef CONFIG_SPL_BUILD
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002322 if (part_completed) {
2323 mmc->enh_user_size =
2324 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 2] << 16) +
2325 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 1] << 8) +
2326 ext_csd[EXT_CSD_ENH_SIZE_MULT];
2327 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2328 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2329 mmc->enh_user_size <<= 19;
2330 mmc->enh_user_start =
2331 (ext_csd[EXT_CSD_ENH_START_ADDR + 3] << 24) +
2332 (ext_csd[EXT_CSD_ENH_START_ADDR + 2] << 16) +
2333 (ext_csd[EXT_CSD_ENH_START_ADDR + 1] << 8) +
2334 ext_csd[EXT_CSD_ENH_START_ADDR];
2335 if (mmc->high_capacity)
2336 mmc->enh_user_start <<= 9;
2337 }
Jean-Jacques Hiblot173c06d2018-01-04 15:23:35 +01002338#endif
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002339
2340 /*
2341 * Host needs to enable ERASE_GRP_DEF bit if device is
2342 * partitioned. This bit will be lost every time after a reset
2343 * or power off. This will affect erase size.
2344 */
2345 if (part_completed)
2346 has_parts = true;
2347 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) &&
2348 (ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE] & PART_ENH_ATTRIB))
2349 has_parts = true;
2350 if (has_parts) {
2351 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2352 EXT_CSD_ERASE_GROUP_DEF, 1);
2353
2354 if (err)
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002355 goto error;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002356
2357 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
2358 }
2359
2360 if (ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01) {
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002361#if CONFIG_IS_ENABLED(MMC_WRITE)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002362 /* Read out group size from ext_csd */
2363 mmc->erase_grp_size =
2364 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002365#endif
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002366 /*
2367 * if high capacity and partition setting completed
2368 * SEC_COUNT is valid even if it is smaller than 2 GiB
2369 * JEDEC Standard JESD84-B45, 6.2.4
2370 */
2371 if (mmc->high_capacity && part_completed) {
2372 capacity = (ext_csd[EXT_CSD_SEC_CNT]) |
2373 (ext_csd[EXT_CSD_SEC_CNT + 1] << 8) |
2374 (ext_csd[EXT_CSD_SEC_CNT + 2] << 16) |
2375 (ext_csd[EXT_CSD_SEC_CNT + 3] << 24);
2376 capacity *= MMC_MAX_BLOCK_LEN;
2377 mmc->capacity_user = capacity;
2378 }
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002379 }
2380#if CONFIG_IS_ENABLED(MMC_WRITE)
2381 else {
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002382 /* Calculate the group size from the csd value. */
2383 int erase_gsz, erase_gmul;
2384
2385 erase_gsz = (mmc->csd[2] & 0x00007c00) >> 10;
2386 erase_gmul = (mmc->csd[2] & 0x000003e0) >> 5;
2387 mmc->erase_grp_size = (erase_gsz + 1)
2388 * (erase_gmul + 1);
2389 }
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002390#endif
Jean-Jacques Hiblotb7a6e2c2018-01-04 15:23:36 +01002391#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002392 mmc->hc_wp_grp_size = 1024
2393 * ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
2394 * ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
Jean-Jacques Hiblotb7a6e2c2018-01-04 15:23:36 +01002395#endif
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002396
2397 mmc->wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
2398
2399 return 0;
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002400error:
2401 if (mmc->ext_csd) {
Marek Vasut62d77ce2018-04-15 00:37:11 +02002402#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002403 free(mmc->ext_csd);
Marek Vasut62d77ce2018-04-15 00:37:11 +02002404#endif
Jean-Jacques Hiblotf7d5dff2017-11-30 17:43:59 +01002405 mmc->ext_csd = NULL;
2406 }
2407 return err;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002408}
2409
Kim Phillipsfdbb8732012-10-29 13:34:43 +00002410static int mmc_startup(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05002411{
Stephen Warrenf866a462013-06-11 15:14:01 -06002412 int err, i;
Andy Fleming272cc702008-10-30 16:41:01 -05002413 uint mult, freq;
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002414 u64 cmult, csize;
Andy Fleming272cc702008-10-30 16:41:01 -05002415 struct mmc_cmd cmd;
Simon Glassc40fdca2016-05-01 13:52:35 -06002416 struct blk_desc *bdesc;
Andy Fleming272cc702008-10-30 16:41:01 -05002417
Thomas Choud52ebf12010-12-24 13:12:21 +00002418#ifdef CONFIG_MMC_SPI_CRC_ON
2419 if (mmc_host_is_spi(mmc)) { /* enable CRC check for spi */
2420 cmd.cmdidx = MMC_CMD_SPI_CRC_ON_OFF;
2421 cmd.resp_type = MMC_RSP_R1;
2422 cmd.cmdarg = 1;
Thomas Choud52ebf12010-12-24 13:12:21 +00002423 err = mmc_send_cmd(mmc, &cmd, NULL);
Thomas Choud52ebf12010-12-24 13:12:21 +00002424 if (err)
2425 return err;
2426 }
2427#endif
2428
Andy Fleming272cc702008-10-30 16:41:01 -05002429 /* Put the Card in Identify Mode */
Thomas Choud52ebf12010-12-24 13:12:21 +00002430 cmd.cmdidx = mmc_host_is_spi(mmc) ? MMC_CMD_SEND_CID :
2431 MMC_CMD_ALL_SEND_CID; /* cmd not supported in spi */
Andy Fleming272cc702008-10-30 16:41:01 -05002432 cmd.resp_type = MMC_RSP_R2;
2433 cmd.cmdarg = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05002434
2435 err = mmc_send_cmd(mmc, &cmd, NULL);
2436
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +02002437#ifdef CONFIG_MMC_QUIRKS
2438 if (err && (mmc->quirks & MMC_QUIRK_RETRY_SEND_CID)) {
2439 int retries = 4;
2440 /*
2441 * It has been seen that SEND_CID may fail on the first
2442 * attempt, let's try a few more time
2443 */
2444 do {
2445 err = mmc_send_cmd(mmc, &cmd, NULL);
2446 if (!err)
2447 break;
2448 } while (retries--);
2449 }
2450#endif
2451
Andy Fleming272cc702008-10-30 16:41:01 -05002452 if (err)
2453 return err;
2454
2455 memcpy(mmc->cid, cmd.response, 16);
2456
2457 /*
2458 * For MMC cards, set the Relative Address.
2459 * For SD cards, get the Relatvie Address.
2460 * This also puts the cards into Standby State
2461 */
Thomas Choud52ebf12010-12-24 13:12:21 +00002462 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2463 cmd.cmdidx = SD_CMD_SEND_RELATIVE_ADDR;
2464 cmd.cmdarg = mmc->rca << 16;
2465 cmd.resp_type = MMC_RSP_R6;
Andy Fleming272cc702008-10-30 16:41:01 -05002466
Thomas Choud52ebf12010-12-24 13:12:21 +00002467 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Fleming272cc702008-10-30 16:41:01 -05002468
Thomas Choud52ebf12010-12-24 13:12:21 +00002469 if (err)
2470 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05002471
Thomas Choud52ebf12010-12-24 13:12:21 +00002472 if (IS_SD(mmc))
2473 mmc->rca = (cmd.response[0] >> 16) & 0xffff;
2474 }
Andy Fleming272cc702008-10-30 16:41:01 -05002475
2476 /* Get the Card-Specific Data */
2477 cmd.cmdidx = MMC_CMD_SEND_CSD;
2478 cmd.resp_type = MMC_RSP_R2;
2479 cmd.cmdarg = mmc->rca << 16;
Andy Fleming272cc702008-10-30 16:41:01 -05002480
2481 err = mmc_send_cmd(mmc, &cmd, NULL);
2482
2483 if (err)
2484 return err;
2485
Rabin Vincent998be3d2009-04-05 13:30:56 +05302486 mmc->csd[0] = cmd.response[0];
2487 mmc->csd[1] = cmd.response[1];
2488 mmc->csd[2] = cmd.response[2];
2489 mmc->csd[3] = cmd.response[3];
Andy Fleming272cc702008-10-30 16:41:01 -05002490
2491 if (mmc->version == MMC_VERSION_UNKNOWN) {
Rabin Vincent0b453ff2009-04-05 13:30:55 +05302492 int version = (cmd.response[0] >> 26) & 0xf;
Andy Fleming272cc702008-10-30 16:41:01 -05002493
2494 switch (version) {
Bin Meng53e8e402016-03-17 21:53:13 -07002495 case 0:
2496 mmc->version = MMC_VERSION_1_2;
2497 break;
2498 case 1:
2499 mmc->version = MMC_VERSION_1_4;
2500 break;
2501 case 2:
2502 mmc->version = MMC_VERSION_2_2;
2503 break;
2504 case 3:
2505 mmc->version = MMC_VERSION_3;
2506 break;
2507 case 4:
2508 mmc->version = MMC_VERSION_4;
2509 break;
2510 default:
2511 mmc->version = MMC_VERSION_1_2;
2512 break;
Andy Fleming272cc702008-10-30 16:41:01 -05002513 }
2514 }
2515
2516 /* divide frequency by 10, since the mults are 10x bigger */
Rabin Vincent0b453ff2009-04-05 13:30:55 +05302517 freq = fbase[(cmd.response[0] & 0x7)];
2518 mult = multipliers[((cmd.response[0] >> 3) & 0xf)];
Andy Fleming272cc702008-10-30 16:41:01 -05002519
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +02002520 mmc->legacy_speed = freq * mult;
Jean-Jacques Hiblot35f9e192017-09-21 16:29:53 +02002521 mmc_select_mode(mmc, MMC_LEGACY);
Andy Fleming272cc702008-10-30 16:41:01 -05002522
Markus Niebelab711882013-12-16 13:40:46 +01002523 mmc->dsr_imp = ((cmd.response[1] >> 12) & 0x1);
Rabin Vincent998be3d2009-04-05 13:30:56 +05302524 mmc->read_bl_len = 1 << ((cmd.response[1] >> 16) & 0xf);
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002525#if CONFIG_IS_ENABLED(MMC_WRITE)
Andy Fleming272cc702008-10-30 16:41:01 -05002526
2527 if (IS_SD(mmc))
2528 mmc->write_bl_len = mmc->read_bl_len;
2529 else
Rabin Vincent998be3d2009-04-05 13:30:56 +05302530 mmc->write_bl_len = 1 << ((cmd.response[3] >> 22) & 0xf);
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002531#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002532
2533 if (mmc->high_capacity) {
2534 csize = (mmc->csd[1] & 0x3f) << 16
2535 | (mmc->csd[2] & 0xffff0000) >> 16;
2536 cmult = 8;
2537 } else {
2538 csize = (mmc->csd[1] & 0x3ff) << 2
2539 | (mmc->csd[2] & 0xc0000000) >> 30;
2540 cmult = (mmc->csd[2] & 0x00038000) >> 15;
2541 }
2542
Stephen Warrenf866a462013-06-11 15:14:01 -06002543 mmc->capacity_user = (csize + 1) << (cmult + 2);
2544 mmc->capacity_user *= mmc->read_bl_len;
2545 mmc->capacity_boot = 0;
2546 mmc->capacity_rpmb = 0;
2547 for (i = 0; i < 4; i++)
2548 mmc->capacity_gp[i] = 0;
Andy Fleming272cc702008-10-30 16:41:01 -05002549
Simon Glass8bfa1952013-04-03 08:54:30 +00002550 if (mmc->read_bl_len > MMC_MAX_BLOCK_LEN)
2551 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Andy Fleming272cc702008-10-30 16:41:01 -05002552
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002553#if CONFIG_IS_ENABLED(MMC_WRITE)
Simon Glass8bfa1952013-04-03 08:54:30 +00002554 if (mmc->write_bl_len > MMC_MAX_BLOCK_LEN)
2555 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002556#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002557
Markus Niebelab711882013-12-16 13:40:46 +01002558 if ((mmc->dsr_imp) && (0xffffffff != mmc->dsr)) {
2559 cmd.cmdidx = MMC_CMD_SET_DSR;
2560 cmd.cmdarg = (mmc->dsr & 0xffff) << 16;
2561 cmd.resp_type = MMC_RSP_NONE;
2562 if (mmc_send_cmd(mmc, &cmd, NULL))
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002563 pr_warn("MMC: SET_DSR failed\n");
Markus Niebelab711882013-12-16 13:40:46 +01002564 }
2565
Andy Fleming272cc702008-10-30 16:41:01 -05002566 /* Select the card, and put it into Transfer Mode */
Thomas Choud52ebf12010-12-24 13:12:21 +00002567 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2568 cmd.cmdidx = MMC_CMD_SELECT_CARD;
Ajay Bhargavfe8f7062011-10-05 03:13:23 +00002569 cmd.resp_type = MMC_RSP_R1;
Thomas Choud52ebf12010-12-24 13:12:21 +00002570 cmd.cmdarg = mmc->rca << 16;
Thomas Choud52ebf12010-12-24 13:12:21 +00002571 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Fleming272cc702008-10-30 16:41:01 -05002572
Thomas Choud52ebf12010-12-24 13:12:21 +00002573 if (err)
2574 return err;
2575 }
Andy Fleming272cc702008-10-30 16:41:01 -05002576
Lei Wene6f99a52011-06-22 17:03:31 +00002577 /*
2578 * For SD, its erase group is always one sector
2579 */
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002580#if CONFIG_IS_ENABLED(MMC_WRITE)
Lei Wene6f99a52011-06-22 17:03:31 +00002581 mmc->erase_grp_size = 1;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002582#endif
Lei Wenbc897b12011-05-02 16:26:26 +00002583 mmc->part_config = MMCPART_NOAVAILABLE;
Lei Wenbc897b12011-05-02 16:26:26 +00002584
Jean-Jacques Hiblotdfda9d82017-09-21 16:29:51 +02002585 err = mmc_startup_v4(mmc);
Jean-Jacques Hiblotc744b6f2017-09-21 16:29:50 +02002586 if (err)
2587 return err;
Sukumar Ghoraid23e2c02010-09-20 18:29:29 +05302588
Simon Glassc40fdca2016-05-01 13:52:35 -06002589 err = mmc_set_capacity(mmc, mmc_get_blk_desc(mmc)->hwpart);
Stephen Warrenf866a462013-06-11 15:14:01 -06002590 if (err)
2591 return err;
2592
Marek Vasut62d77ce2018-04-15 00:37:11 +02002593#if CONFIG_IS_ENABLED(MMC_TINY)
2594 mmc_set_clock(mmc, mmc->legacy_speed, false);
Faiz Abbase8d5dde2020-02-26 13:44:32 +05302595 mmc_select_mode(mmc, MMC_LEGACY);
Marek Vasut62d77ce2018-04-15 00:37:11 +02002596 mmc_set_bus_width(mmc, 1);
2597#else
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002598 if (IS_SD(mmc)) {
2599 err = sd_get_capabilities(mmc);
2600 if (err)
2601 return err;
2602 err = sd_select_mode_and_width(mmc, mmc->card_caps);
2603 } else {
2604 err = mmc_get_capabilities(mmc);
2605 if (err)
2606 return err;
Masahiro Yamada8adf50e2020-01-23 14:31:12 +09002607 err = mmc_select_mode_and_width(mmc, mmc->card_caps);
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002608 }
Marek Vasut62d77ce2018-04-15 00:37:11 +02002609#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002610 if (err)
2611 return err;
2612
Jean-Jacques Hiblot01298da2017-09-21 16:30:09 +02002613 mmc->best_mode = mmc->selected_mode;
Jaehoon Chungad5fd922012-03-26 21:16:03 +00002614
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06002615 /* Fix the block length for DDR mode */
2616 if (mmc->ddr_mode) {
2617 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002618#if CONFIG_IS_ENABLED(MMC_WRITE)
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06002619 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblote6fa5a52018-01-04 15:23:34 +01002620#endif
Andrew Gabbasov5af8f452014-12-01 06:59:11 -06002621 }
2622
Andy Fleming272cc702008-10-30 16:41:01 -05002623 /* fill in device description */
Simon Glassc40fdca2016-05-01 13:52:35 -06002624 bdesc = mmc_get_blk_desc(mmc);
2625 bdesc->lun = 0;
2626 bdesc->hwpart = 0;
2627 bdesc->type = 0;
2628 bdesc->blksz = mmc->read_bl_len;
2629 bdesc->log2blksz = LOG2(bdesc->blksz);
2630 bdesc->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Sjoerd Simonsfc011f62015-12-04 23:27:40 +01002631#if !defined(CONFIG_SPL_BUILD) || \
2632 (defined(CONFIG_SPL_LIBCOMMON_SUPPORT) && \
Simon Glass27084c02019-09-25 08:56:27 -06002633 !CONFIG_IS_ENABLED(USE_TINY_PRINTF))
Simon Glassc40fdca2016-05-01 13:52:35 -06002634 sprintf(bdesc->vendor, "Man %06x Snr %04x%04x",
Taylor Huttbabce5f2012-10-20 17:15:59 +00002635 mmc->cid[0] >> 24, (mmc->cid[2] & 0xffff),
2636 (mmc->cid[3] >> 16) & 0xffff);
Simon Glassc40fdca2016-05-01 13:52:35 -06002637 sprintf(bdesc->product, "%c%c%c%c%c%c", mmc->cid[0] & 0xff,
Taylor Huttbabce5f2012-10-20 17:15:59 +00002638 (mmc->cid[1] >> 24), (mmc->cid[1] >> 16) & 0xff,
2639 (mmc->cid[1] >> 8) & 0xff, mmc->cid[1] & 0xff,
2640 (mmc->cid[2] >> 24) & 0xff);
Simon Glassc40fdca2016-05-01 13:52:35 -06002641 sprintf(bdesc->revision, "%d.%d", (mmc->cid[2] >> 20) & 0xf,
Taylor Huttbabce5f2012-10-20 17:15:59 +00002642 (mmc->cid[2] >> 16) & 0xf);
Paul Burton56196822013-09-04 16:12:25 +01002643#else
Simon Glassc40fdca2016-05-01 13:52:35 -06002644 bdesc->vendor[0] = 0;
2645 bdesc->product[0] = 0;
2646 bdesc->revision[0] = 0;
Paul Burton56196822013-09-04 16:12:25 +01002647#endif
Andy Fleming272cc702008-10-30 16:41:01 -05002648
Andre Przywaraeef05fd2018-12-17 10:05:45 +00002649#if !defined(CONFIG_DM_MMC) && (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBDISK_SUPPORT))
2650 part_init(bdesc);
2651#endif
2652
Andy Fleming272cc702008-10-30 16:41:01 -05002653 return 0;
2654}
2655
Kim Phillipsfdbb8732012-10-29 13:34:43 +00002656static int mmc_send_if_cond(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05002657{
2658 struct mmc_cmd cmd;
2659 int err;
2660
2661 cmd.cmdidx = SD_CMD_SEND_IF_COND;
2662 /* We set the bit if the host supports voltages between 2.7 and 3.6 V */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02002663 cmd.cmdarg = ((mmc->cfg->voltages & 0xff8000) != 0) << 8 | 0xaa;
Andy Fleming272cc702008-10-30 16:41:01 -05002664 cmd.resp_type = MMC_RSP_R7;
Andy Fleming272cc702008-10-30 16:41:01 -05002665
2666 err = mmc_send_cmd(mmc, &cmd, NULL);
2667
2668 if (err)
2669 return err;
2670
Rabin Vincent998be3d2009-04-05 13:30:56 +05302671 if ((cmd.response[0] & 0xff) != 0xaa)
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002672 return -EOPNOTSUPP;
Andy Fleming272cc702008-10-30 16:41:01 -05002673 else
2674 mmc->version = SD_VERSION_2;
2675
2676 return 0;
2677}
2678
Simon Glassc4d660d2017-07-04 13:31:19 -06002679#if !CONFIG_IS_ENABLED(DM_MMC)
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01002680/* board-specific MMC power initializations. */
2681__weak void board_mmc_power_init(void)
2682{
2683}
Simon Glass05cbeb72017-04-22 19:10:56 -06002684#endif
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01002685
Peng Fan2051aef2016-10-11 15:08:43 +08002686static int mmc_power_init(struct mmc *mmc)
2687{
Simon Glassc4d660d2017-07-04 13:31:19 -06002688#if CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02002689#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan2051aef2016-10-11 15:08:43 +08002690 int ret;
2691
2692 ret = device_get_supply_regulator(mmc->dev, "vmmc-supply",
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02002693 &mmc->vmmc_supply);
2694 if (ret)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002695 pr_debug("%s: No vmmc supply\n", mmc->dev->name);
Peng Fan2051aef2016-10-11 15:08:43 +08002696
Jean-Jacques Hiblot06ec0452017-09-21 16:29:48 +02002697 ret = device_get_supply_regulator(mmc->dev, "vqmmc-supply",
2698 &mmc->vqmmc_supply);
2699 if (ret)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002700 pr_debug("%s: No vqmmc supply\n", mmc->dev->name);
Peng Fan2051aef2016-10-11 15:08:43 +08002701#endif
Simon Glass05cbeb72017-04-22 19:10:56 -06002702#else /* !CONFIG_DM_MMC */
2703 /*
2704 * Driver model should use a regulator, as above, rather than calling
2705 * out to board code.
2706 */
2707 board_mmc_power_init();
2708#endif
Peng Fan2051aef2016-10-11 15:08:43 +08002709 return 0;
2710}
2711
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002712/*
2713 * put the host in the initial state:
2714 * - turn on Vdd (card power supply)
2715 * - configure the bus width and clock to minimal values
2716 */
2717static void mmc_set_initial_state(struct mmc *mmc)
2718{
2719 int err;
2720
2721 /* First try to set 3.3V. If it fails set to 1.8V */
2722 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_330);
2723 if (err != 0)
2724 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
2725 if (err != 0)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002726 pr_warn("mmc: failed to set signal voltage\n");
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002727
2728 mmc_select_mode(mmc, MMC_LEGACY);
2729 mmc_set_bus_width(mmc, 1);
Jaehoon Chung65117182018-01-26 19:25:29 +09002730 mmc_set_clock(mmc, 0, MMC_CLK_ENABLE);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002731}
2732
2733static int mmc_power_on(struct mmc *mmc)
2734{
2735#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2736 if (mmc->vmmc_supply) {
2737 int ret = regulator_set_enable(mmc->vmmc_supply, true);
2738
2739 if (ret) {
2740 puts("Error enabling VMMC supply\n");
2741 return ret;
2742 }
2743 }
2744#endif
2745 return 0;
2746}
2747
2748static int mmc_power_off(struct mmc *mmc)
2749{
Jaehoon Chung65117182018-01-26 19:25:29 +09002750 mmc_set_clock(mmc, 0, MMC_CLK_DISABLE);
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002751#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2752 if (mmc->vmmc_supply) {
2753 int ret = regulator_set_enable(mmc->vmmc_supply, false);
2754
2755 if (ret) {
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002756 pr_debug("Error disabling VMMC supply\n");
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002757 return ret;
2758 }
2759 }
2760#endif
2761 return 0;
2762}
2763
2764static int mmc_power_cycle(struct mmc *mmc)
2765{
2766 int ret;
2767
2768 ret = mmc_power_off(mmc);
2769 if (ret)
2770 return ret;
Yann Gautier3602a562019-09-19 17:56:12 +02002771
2772 ret = mmc_host_power_cycle(mmc);
2773 if (ret)
2774 return ret;
2775
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002776 /*
2777 * SD spec recommends at least 1ms of delay. Let's wait for 2ms
2778 * to be on the safer side.
2779 */
2780 udelay(2000);
2781 return mmc_power_on(mmc);
2782}
2783
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002784int mmc_get_op_cond(struct mmc *mmc)
Andy Fleming272cc702008-10-30 16:41:01 -05002785{
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02002786 bool uhs_en = supports_uhs(mmc->cfg->host_caps);
Macpaul Linafd59322011-11-14 23:35:39 +00002787 int err;
Andy Fleming272cc702008-10-30 16:41:01 -05002788
Lei Wenbc897b12011-05-02 16:26:26 +00002789 if (mmc->has_init)
2790 return 0;
2791
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +08002792#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
2793 mmc_adapter_card_type_ident();
2794#endif
Peng Fan2051aef2016-10-11 15:08:43 +08002795 err = mmc_power_init(mmc);
2796 if (err)
2797 return err;
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +01002798
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +02002799#ifdef CONFIG_MMC_QUIRKS
2800 mmc->quirks = MMC_QUIRK_RETRY_SET_BLOCKLEN |
Joel Johnsond4a5fa32020-01-11 09:08:14 -07002801 MMC_QUIRK_RETRY_SEND_CID |
2802 MMC_QUIRK_RETRY_APP_CMD;
Kishon Vijay Abraham I83dc4222017-09-21 16:30:10 +02002803#endif
2804
Jean-Jacques Hiblot04a2ea22017-09-21 16:30:08 +02002805 err = mmc_power_cycle(mmc);
2806 if (err) {
2807 /*
2808 * if power cycling is not supported, we should not try
2809 * to use the UHS modes, because we wouldn't be able to
2810 * recover from an error during the UHS initialization.
2811 */
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002812 pr_debug("Unable to do a full power cycle. Disabling the UHS modes for safety\n");
Jean-Jacques Hiblot04a2ea22017-09-21 16:30:08 +02002813 uhs_en = false;
2814 mmc->host_caps &= ~UHS_CAPS;
2815 err = mmc_power_on(mmc);
2816 }
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002817 if (err)
2818 return err;
2819
Simon Glasse7881d82017-07-29 11:35:31 -06002820#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass8ca51e52016-06-12 23:30:22 -06002821 /* The device has already been probed ready for use */
2822#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +02002823 /* made sure it's not NULL earlier */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02002824 err = mmc->cfg->ops->init(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05002825 if (err)
2826 return err;
Simon Glass8ca51e52016-06-12 23:30:22 -06002827#endif
Andrew Gabbasov786e8f82014-12-01 06:59:09 -06002828 mmc->ddr_mode = 0;
Kishon Vijay Abraham Iaff5d3c2017-09-21 16:30:00 +02002829
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02002830retry:
Kishon Vijay Abraham Ifb7c3be2017-09-21 16:30:02 +02002831 mmc_set_initial_state(mmc);
Jean-Jacques Hiblot318a7a52017-09-21 16:30:01 +02002832
Andy Fleming272cc702008-10-30 16:41:01 -05002833 /* Reset the Card */
2834 err = mmc_go_idle(mmc);
2835
2836 if (err)
2837 return err;
2838
Marcel Ziswilerf5624b12019-05-20 02:44:53 +02002839 /* The internal partition reset to user partition(0) at every CMD0 */
Simon Glassc40fdca2016-05-01 13:52:35 -06002840 mmc_get_blk_desc(mmc)->hwpart = 0;
Lei Wenbc897b12011-05-02 16:26:26 +00002841
Andy Fleming272cc702008-10-30 16:41:01 -05002842 /* Test for SD version 2 */
Macpaul Linafd59322011-11-14 23:35:39 +00002843 err = mmc_send_if_cond(mmc);
Andy Fleming272cc702008-10-30 16:41:01 -05002844
Andy Fleming272cc702008-10-30 16:41:01 -05002845 /* Now try to get the SD card's operating condition */
Jean-Jacques Hiblotc10b85d2017-09-21 16:30:07 +02002846 err = sd_send_op_cond(mmc, uhs_en);
2847 if (err && uhs_en) {
2848 uhs_en = false;
2849 mmc_power_cycle(mmc);
2850 goto retry;
2851 }
Andy Fleming272cc702008-10-30 16:41:01 -05002852
2853 /* If the command timed out, we check for an MMC card */
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002854 if (err == -ETIMEDOUT) {
Andy Fleming272cc702008-10-30 16:41:01 -05002855 err = mmc_send_op_cond(mmc);
2856
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002857 if (err) {
Paul Burton56196822013-09-04 16:12:25 +01002858#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01002859 pr_err("Card did not respond to voltage select!\n");
Paul Burton56196822013-09-04 16:12:25 +01002860#endif
Jaehoon Chung915ffa52016-07-19 16:33:36 +09002861 return -EOPNOTSUPP;
Andy Fleming272cc702008-10-30 16:41:01 -05002862 }
2863 }
2864
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002865 return err;
2866}
2867
2868int mmc_start_init(struct mmc *mmc)
2869{
2870 bool no_card;
2871 int err = 0;
2872
2873 /*
2874 * all hosts are capable of 1 bit bus-width and able to use the legacy
2875 * timings.
2876 */
Faiz Abbase8d5dde2020-02-26 13:44:32 +05302877 mmc->host_caps = mmc->cfg->host_caps | MMC_CAP(MMC_LEGACY) |
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002878 MMC_CAP(MMC_LEGACY) | MMC_MODE_1BIT;
Faiz Abbas32860bd2020-02-26 13:44:30 +05302879#if CONFIG_IS_ENABLED(DM_MMC)
2880 mmc_deferred_probe(mmc);
2881#endif
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002882#if !defined(CONFIG_MMC_BROKEN_CD)
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002883 no_card = mmc_getcd(mmc) == 0;
2884#else
2885 no_card = 0;
2886#endif
2887#if !CONFIG_IS_ENABLED(DM_MMC)
Baruch Siachfea39392019-07-22 15:52:12 +03002888 /* we pretend there's no card when init is NULL */
Jon Nettleton6c09eba2018-06-11 15:26:19 +03002889 no_card = no_card || (mmc->cfg->ops->init == NULL);
2890#endif
2891 if (no_card) {
2892 mmc->has_init = 0;
2893#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
2894 pr_err("MMC: no card present\n");
2895#endif
2896 return -ENOMEDIUM;
2897 }
2898
2899 err = mmc_get_op_cond(mmc);
2900
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002901 if (!err)
Che-Liang Chioue9550442012-11-28 15:21:13 +00002902 mmc->init_in_progress = 1;
2903
2904 return err;
2905}
2906
2907static int mmc_complete_init(struct mmc *mmc)
2908{
2909 int err = 0;
2910
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002911 mmc->init_in_progress = 0;
Che-Liang Chioue9550442012-11-28 15:21:13 +00002912 if (mmc->op_cond_pending)
2913 err = mmc_complete_op_cond(mmc);
2914
2915 if (!err)
2916 err = mmc_startup(mmc);
Lei Wenbc897b12011-05-02 16:26:26 +00002917 if (err)
2918 mmc->has_init = 0;
2919 else
2920 mmc->has_init = 1;
Che-Liang Chioue9550442012-11-28 15:21:13 +00002921 return err;
2922}
2923
2924int mmc_init(struct mmc *mmc)
2925{
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002926 int err = 0;
Vipul Kumar36332b62018-05-03 12:20:54 +05302927 __maybe_unused ulong start;
Simon Glassc4d660d2017-07-04 13:31:19 -06002928#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass33fb2112016-05-01 13:52:41 -06002929 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(mmc->dev);
Che-Liang Chioue9550442012-11-28 15:21:13 +00002930
Simon Glass33fb2112016-05-01 13:52:41 -06002931 upriv->mmc = mmc;
2932#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +00002933 if (mmc->has_init)
2934 return 0;
Mateusz Zalegad803fea2014-04-29 20:15:30 +02002935
2936 start = get_timer(0);
2937
Che-Liang Chioue9550442012-11-28 15:21:13 +00002938 if (!mmc->init_in_progress)
2939 err = mmc_start_init(mmc);
2940
Andrew Gabbasovbd47c132015-03-19 07:44:07 -05002941 if (!err)
Che-Liang Chioue9550442012-11-28 15:21:13 +00002942 err = mmc_complete_init(mmc);
Jagan Teki919b4852017-01-10 11:18:43 +01002943 if (err)
Masahiro Yamadad4d64882018-01-28 19:11:42 +09002944 pr_info("%s: %d, time %lu\n", __func__, err, get_timer(start));
Jagan Teki919b4852017-01-10 11:18:43 +01002945
Lei Wenbc897b12011-05-02 16:26:26 +00002946 return err;
Andy Fleming272cc702008-10-30 16:41:01 -05002947}
2948
Marek Vasutfceea992019-01-29 04:45:51 +01002949#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
2950 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
2951 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
2952int mmc_deinit(struct mmc *mmc)
2953{
2954 u32 caps_filtered;
2955
2956 if (!mmc->has_init)
2957 return 0;
2958
2959 if (IS_SD(mmc)) {
2960 caps_filtered = mmc->card_caps &
2961 ~(MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) |
2962 MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_DDR50) |
2963 MMC_CAP(UHS_SDR104));
2964
2965 return sd_select_mode_and_width(mmc, caps_filtered);
2966 } else {
2967 caps_filtered = mmc->card_caps &
2968 ~(MMC_CAP(MMC_HS_200) | MMC_CAP(MMC_HS_400));
2969
2970 return mmc_select_mode_and_width(mmc, caps_filtered);
2971 }
2972}
2973#endif
2974
Markus Niebelab711882013-12-16 13:40:46 +01002975int mmc_set_dsr(struct mmc *mmc, u16 val)
2976{
2977 mmc->dsr = val;
2978 return 0;
2979}
2980
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +02002981/* CPU-specific MMC initializations */
2982__weak int cpu_mmc_init(bd_t *bis)
Andy Fleming272cc702008-10-30 16:41:01 -05002983{
2984 return -1;
2985}
2986
Jeroen Hofsteecee9ab72014-07-10 22:46:28 +02002987/* board-specific MMC initializations. */
2988__weak int board_mmc_init(bd_t *bis)
2989{
2990 return -1;
2991}
Andy Fleming272cc702008-10-30 16:41:01 -05002992
Che-Liang Chioue9550442012-11-28 15:21:13 +00002993void mmc_set_preinit(struct mmc *mmc, int preinit)
2994{
2995 mmc->preinit = preinit;
2996}
2997
Faiz Abbas8a856db2018-02-12 19:35:24 +05302998#if CONFIG_IS_ENABLED(DM_MMC)
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06002999static int mmc_probe(bd_t *bis)
3000{
Simon Glass4a1db6d2015-12-29 05:22:49 -07003001 int ret, i;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003002 struct uclass *uc;
Simon Glass4a1db6d2015-12-29 05:22:49 -07003003 struct udevice *dev;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003004
3005 ret = uclass_get(UCLASS_MMC, &uc);
3006 if (ret)
3007 return ret;
3008
Simon Glass4a1db6d2015-12-29 05:22:49 -07003009 /*
3010 * Try to add them in sequence order. Really with driver model we
3011 * should allow holes, but the current MMC list does not allow that.
3012 * So if we request 0, 1, 3 we will get 0, 1, 2.
3013 */
3014 for (i = 0; ; i++) {
3015 ret = uclass_get_device_by_seq(UCLASS_MMC, i, &dev);
3016 if (ret == -ENODEV)
3017 break;
3018 }
3019 uclass_foreach_dev(dev, uc) {
3020 ret = device_probe(dev);
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003021 if (ret)
Jean-Jacques Hiblotd8e3d422017-11-30 17:44:00 +01003022 pr_err("%s - probe failed: %d\n", dev->name, ret);
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003023 }
3024
3025 return 0;
3026}
3027#else
3028static int mmc_probe(bd_t *bis)
3029{
3030 if (board_mmc_init(bis) < 0)
3031 cpu_mmc_init(bis);
3032
3033 return 0;
3034}
3035#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +00003036
Andy Fleming272cc702008-10-30 16:41:01 -05003037int mmc_initialize(bd_t *bis)
3038{
Daniel Kochmański1b26bab2015-05-29 16:55:43 +02003039 static int initialized = 0;
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003040 int ret;
Daniel Kochmański1b26bab2015-05-29 16:55:43 +02003041 if (initialized) /* Avoid initializing mmc multiple times */
3042 return 0;
3043 initialized = 1;
3044
Simon Glassc4d660d2017-07-04 13:31:19 -06003045#if !CONFIG_IS_ENABLED(BLK)
Marek Vasutb5b838f2016-12-01 02:06:33 +01003046#if !CONFIG_IS_ENABLED(MMC_TINY)
Simon Glassc40fdca2016-05-01 13:52:35 -06003047 mmc_list_init();
3048#endif
Marek Vasutb5b838f2016-12-01 02:06:33 +01003049#endif
Sjoerd Simons8e3332e2015-08-30 16:55:45 -06003050 ret = mmc_probe(bis);
3051 if (ret)
3052 return ret;
Andy Fleming272cc702008-10-30 16:41:01 -05003053
Ying Zhangbb0dc102013-08-16 15:16:11 +08003054#ifndef CONFIG_SPL_BUILD
Andy Fleming272cc702008-10-30 16:41:01 -05003055 print_mmc_devices(',');
Ying Zhangbb0dc102013-08-16 15:16:11 +08003056#endif
Andy Fleming272cc702008-10-30 16:41:01 -05003057
Simon Glassc40fdca2016-05-01 13:52:35 -06003058 mmc_do_preinit();
Andy Fleming272cc702008-10-30 16:41:01 -05003059 return 0;
3060}
Tomas Melincd3d4882016-11-25 11:01:03 +02003061
Lokesh Vutla80f02012019-09-09 14:40:36 +05303062#if CONFIG_IS_ENABLED(DM_MMC)
3063int mmc_init_device(int num)
3064{
3065 struct udevice *dev;
3066 struct mmc *m;
3067 int ret;
3068
3069 ret = uclass_get_device(UCLASS_MMC, num, &dev);
3070 if (ret)
3071 return ret;
3072
3073 m = mmc_get_mmc_dev(dev);
3074 if (!m)
3075 return 0;
3076#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
3077 mmc_set_preinit(m, 1);
3078#endif
3079 if (m->preinit)
3080 mmc_start_init(m);
3081
3082 return 0;
3083}
3084#endif
3085
Tomas Melincd3d4882016-11-25 11:01:03 +02003086#ifdef CONFIG_CMD_BKOPS_ENABLE
3087int mmc_set_bkops_enable(struct mmc *mmc)
3088{
3089 int err;
3090 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
3091
3092 err = mmc_send_ext_csd(mmc, ext_csd);
3093 if (err) {
3094 puts("Could not get ext_csd register values\n");
3095 return err;
3096 }
3097
3098 if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
3099 puts("Background operations not supported on device\n");
3100 return -EMEDIUMTYPE;
3101 }
3102
3103 if (ext_csd[EXT_CSD_BKOPS_EN] & 0x1) {
3104 puts("Background operations already enabled\n");
3105 return 0;
3106 }
3107
3108 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BKOPS_EN, 1);
3109 if (err) {
3110 puts("Failed to enable manual background operations\n");
3111 return err;
3112 }
3113
3114 puts("Enabled manual background operations\n");
3115
3116 return 0;
3117}
3118#endif