wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2004 |
| 3 | * DAVE Srl |
| 4 | * |
| 5 | * http://www.dave-tech.it |
| 6 | * http://www.wawnet.biz |
| 7 | * mailto:info@wawnet.biz |
| 8 | * |
| 9 | * Configuation settings for the B2 board. |
| 10 | * |
| 11 | * See file CREDITS for list of people who contributed to this |
| 12 | * project. |
| 13 | * |
| 14 | * This program is free software; you can redistribute it and/or |
| 15 | * modify it under the terms of the GNU General Public License as |
| 16 | * published by the Free Software Foundation; either version 2 of |
| 17 | * the License, or (at your option) any later version. |
| 18 | * |
| 19 | * This program is distributed in the hope that it will be useful, |
| 20 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 21 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 22 | * GNU General Public License for more details. |
| 23 | * |
| 24 | * You should have received a copy of the GNU General Public License |
| 25 | * along with this program; if not, write to the Free Software |
| 26 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 27 | * MA 02111-1307 USA |
| 28 | */ |
| 29 | |
| 30 | #ifndef __CONFIG_H |
| 31 | #define __CONFIG_H |
| 32 | |
| 33 | /* |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 34 | * High Level Configuration Options |
| 35 | * (easy to change) |
| 36 | */ |
| 37 | #define CONFIG_ARM7 1 /* This is a ARM7 CPU */ |
| 38 | #define CONFIG_B2 1 /* on an B2 Board */ |
| 39 | #define CONFIG_ARM_THUMB 1 /* this is an ARM7TDMI */ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 40 | #undef CONFIG_ARM7_REVD /* disable ARM720 REV.D Workarounds */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 41 | |
| 42 | #define CONFIG_S3C44B0_CLOCK_SPEED 75 /* we have a 75Mhz S3C44B0*/ |
| 43 | |
| 44 | |
| 45 | #undef CONFIG_USE_IRQ /* don't need them anymore */ |
| 46 | |
| 47 | |
| 48 | /* |
| 49 | * Size of malloc() pool |
| 50 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 51 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 52 | #define CONFIG_ENV_SIZE 1024 /* 1024 bytes may be used for env vars*/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 53 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024 ) |
| 54 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 55 | |
| 56 | /* |
| 57 | * Hardware drivers |
| 58 | */ |
| 59 | #define CONFIG_DRIVER_LAN91C96 |
| 60 | #define CONFIG_LAN91C96_BASE 0x04000300 /* base address */ |
| 61 | #define CONFIG_SMC_USE_32_BIT |
| 62 | #undef CONFIG_SHOW_ACTIVITY |
| 63 | #define CONFIG_NET_RETRY_COUNT 10 /* # of retries */ |
| 64 | |
| 65 | /* |
| 66 | * select serial console configuration |
| 67 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 40fd626 | 2009-03-29 23:01:41 +0200 | [diff] [blame] | 68 | #define CONFIG_S3C44B0_SERIAL |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 69 | #define CONFIG_SERIAL1 1 /* we use Serial line 1 */ |
| 70 | |
Jean-Christophe PLAGNIOL-VILLARD | 50f601c | 2009-03-29 23:01:40 +0200 | [diff] [blame] | 71 | #define CONFIG_S3C44B0_I2C |
Jean-Christophe PLAGNIOL-VILLARD | 5fe1377 | 2009-03-29 23:01:40 +0200 | [diff] [blame] | 72 | #define CONFIG_RTC_S3C44B0 |
Jean-Christophe PLAGNIOL-VILLARD | 50f601c | 2009-03-29 23:01:40 +0200 | [diff] [blame] | 73 | |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 74 | /* allow to overwrite serial and ethaddr */ |
| 75 | #define CONFIG_ENV_OVERWRITE |
| 76 | |
| 77 | #define CONFIG_BAUDRATE 115200 |
| 78 | |
Jon Loeliger | 5d2ebe1 | 2007-07-09 21:16:53 -0500 | [diff] [blame] | 79 | /* |
| 80 | * BOOTP options |
| 81 | */ |
| 82 | #define CONFIG_BOOTP_SUBNETMASK |
| 83 | #define CONFIG_BOOTP_GATEWAY |
| 84 | #define CONFIG_BOOTP_HOSTNAME |
| 85 | #define CONFIG_BOOTP_BOOTPATH |
| 86 | #define CONFIG_BOOTP_BOOTFILESIZE |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 87 | |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 88 | |
Jon Loeliger | de8b2a6 | 2007-07-05 19:32:07 -0500 | [diff] [blame] | 89 | /* |
| 90 | * Command line configuration. |
| 91 | */ |
| 92 | #include <config_cmd_default.h> |
| 93 | |
| 94 | #define CONFIG_CMD_DATE |
| 95 | #define CONFIG_CMD_ELF |
| 96 | #define CONFIG_CMD_EEPROM |
| 97 | #define CONFIG_CMD_I2C |
| 98 | |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 99 | |
| 100 | #define CONFIG_BOOTDELAY 5 |
| 101 | #define CONFIG_ETHADDR 00:50:c2:1e:af:fb |
| 102 | #define CONFIG_BOOTARGS "setenv bootargs root=/dev/ram ip=192.168.0.70:::::eth0:off \ |
| 103 | ether=25,0,0,0,eth0 ethaddr=00:50:c2:1e:af:fb" |
| 104 | #define CONFIG_NETMASK 255.255.0.0 |
| 105 | #define CONFIG_IPADDR 192.168.0.70 |
| 106 | #define CONFIG_SERVERIP 192.168.0.23 |
| 107 | #define CONFIG_BOOTFILE "B2-rootfs/usr/B2-zImage.u-boot" |
| 108 | #define CONFIG_BOOTCOMMAND "bootm 20000 f0000" |
| 109 | |
| 110 | /* |
| 111 | * Miscellaneous configurable options |
| 112 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 114 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
| 115 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
| 116 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 117 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 118 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 119 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_MEMTEST_START 0x0C400000 /* memtest works on */ |
| 121 | #define CONFIG_SYS_MEMTEST_END 0x0C800000 /* 4 ... 8 MB in DRAM */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 122 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_LOAD_ADDR 0x0c700000 /* default load address */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 124 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_HZ 1000 /* 1 kHz */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 126 | |
| 127 | /* valid baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 128 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 129 | |
| 130 | /*----------------------------------------------------------------------- |
| 131 | * Stack sizes |
| 132 | * |
| 133 | * The stack sizes are set up in start.S using the settings below |
| 134 | */ |
| 135 | #define CONFIG_STACKSIZE (128*1024) /* regular stack */ |
| 136 | #ifdef CONFIG_USE_IRQ |
| 137 | #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */ |
| 138 | #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */ |
| 139 | #endif |
| 140 | |
| 141 | /*----------------------------------------------------------------------- |
| 142 | * Physical Memory Map |
| 143 | */ |
| 144 | #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 banks of DRAM */ |
| 145 | #define PHYS_SDRAM_1 0xc0000000 /* SDRAM Bank #1 */ |
| 146 | #define PHYS_SDRAM_1_SIZE 0x01000000 /* 16 MB */ |
| 147 | |
| 148 | #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */ |
| 149 | #define PHYS_FLASH_SIZE 0x00400000 /* 4 MB */ |
| 150 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 152 | |
| 153 | /*----------------------------------------------------------------------- |
| 154 | * FLASH and environment organization |
| 155 | */ |
| 156 | /*----------------------------------------------------------------------- |
| 157 | * FLASH organization |
| 158 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 160 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 161 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 162 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 163 | #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 164 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 165 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */ |
| 166 | #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ |
| 167 | #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 168 | /* |
| 169 | * The following defines are added for buggy IOP480 byte interface. |
| 170 | * All other boards should use the standard values (CPCI405 etc.) |
| 171 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 172 | #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */ |
| 173 | #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */ |
| 174 | #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 175 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 177 | |
| 178 | /*----------------------------------------------------------------------- |
| 179 | * Environment Variable setup |
| 180 | */ |
Jean-Christophe PLAGNIOL-VILLARD | bb1f8b4 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 181 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 182 | #define CONFIG_ENV_OFFSET 0x0 /* environment starts at the beginning of the EEPROM */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 183 | |
| 184 | /*----------------------------------------------------------------------- |
| 185 | * I2C EEPROM (STM24C02W6) for environment |
| 186 | */ |
| 187 | #define CONFIG_HARD_I2C /* I2c with hardware support */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 189 | #define CONFIG_SYS_I2C_SLAVE 0xFE |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 190 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0xA8 /* EEPROM STM24C02W6 */ |
| 192 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 193 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | /*#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07*/ |
| 195 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 196 | /* 16 byte page write mode using*/ |
| 197 | /* last 4 bits of the address */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 198 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 199 | |
| 200 | /* Flash banks JFFS2 should use */ |
| 201 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 202 | #define CONFIG_SYS_JFFS2_FIRST_BANK 0 |
| 203 | #define CONFIG_SYS_JFFS2_FIRST_SECTOR 2 |
| 204 | #define CONFIG_SYS_JFFS2_NUM_BANKS 1 |
wdenk | 074cff0 | 2004-02-24 00:16:43 +0000 | [diff] [blame] | 205 | */ |
| 206 | |
| 207 | /* |
| 208 | Linux TAGs (see lib_arm/armlinux.c) |
| 209 | */ |
| 210 | #define CONFIG_CMDLINE_TAG |
| 211 | #undef CONFIG_SETUP_MEMORY_TAGS |
| 212 | #define CONFIG_INITRD_TAG |
| 213 | |
| 214 | #endif /* __CONFIG_H */ |