Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2008 Renesas Solutions Corp. |
| 3 | * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com> |
| 4 | * Copyright (C) 2007 Kenati Technologies, Inc. |
| 5 | * |
| 6 | * board/sh7763rdp/lowlevel_init.S |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | #include <config.h> |
| 25 | #include <version.h> |
| 26 | |
| 27 | #include <asm/processor.h> |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 28 | #include <asm/macro.h> |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 29 | |
| 30 | .global lowlevel_init |
| 31 | |
| 32 | .text |
| 33 | .align 2 |
| 34 | |
| 35 | lowlevel_init: |
| 36 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 37 | write32 WDTCSR_A, WDTCSR_D /* Watchdog Control / Status Register */ |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 38 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 39 | write32 WDTST_A, WDTST_D /* Watchdog Stop Time Register */ |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 40 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 41 | write32 WDTBST_A, WDTBST_D /* |
| 42 | * 0xFFCC0008 |
| 43 | * Watchdog Base Stop Time Register |
| 44 | */ |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 45 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 46 | write32 CCR_A, CCR_CACHE_ICI_D /* Address of Cache Control Register */ |
| 47 | /* Instruction Cache Invalidate */ |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 48 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 49 | write32 MMUCR_A, MMU_CONTROL_TI_D /* MMU Control Register */ |
| 50 | /* TI == TLB Invalidate bit */ |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 51 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 52 | write32 MSTPCR0_A, MSTPCR0_D /* Address of Power Control Register 0 */ |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 53 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 54 | write32 MSTPCR1_A, MSTPCR1_D /* Address of Power Control Register 1 */ |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 55 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 56 | write32 RAMCR_A, RAMCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 57 | |
Jean-Christophe PLAGNIOL-VILLARD | e443077 | 2008-12-20 19:29:48 +0100 | [diff] [blame] | 58 | mov.l MMSELR_A, r1 |
| 59 | mov.l MMSELR_D, r0 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 60 | synco |
| 61 | mov.l r0, @r1 |
| 62 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 63 | mov.l @r1, r2 /* execute two reads after setting MMSELR */ |
Jean-Christophe PLAGNIOL-VILLARD | e443077 | 2008-12-20 19:29:48 +0100 | [diff] [blame] | 64 | mov.l @r1, r2 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 65 | synco |
| 66 | |
| 67 | /* issue memory read */ |
Jean-Christophe PLAGNIOL-VILLARD | e443077 | 2008-12-20 19:29:48 +0100 | [diff] [blame] | 68 | mov.l DDRSD_START_A, r1 /* memory address to read*/ |
| 69 | mov.l @r1, r0 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 70 | synco |
| 71 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 72 | write32 MIM8_A, MIM8_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 73 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 74 | write32 MIMC_A, MIMC_D1 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 75 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 76 | write32 STRC_A, STRC_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 77 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 78 | write32 SDR4_A, SDR4_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 79 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 80 | write32 MIMC_A, MIMC_D2 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 81 | |
| 82 | nop |
| 83 | nop |
| 84 | nop |
| 85 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 86 | write32 SCR4_A, SCR4_D3 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 87 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 88 | write32 SCR4_A, SCR4_D2 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 89 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 90 | write32 SDMR02000_A, SDMR02000_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 91 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 92 | write32 SDMR00B08_A, SDMR00B08_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 93 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 94 | write32 SCR4_A, SCR4_D2 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 95 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 96 | write32 SCR4_A, SCR4_D4 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 97 | |
| 98 | nop |
| 99 | nop |
| 100 | nop |
| 101 | nop |
| 102 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 103 | write32 SCR4_A, SCR4_D4 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 104 | |
| 105 | nop |
| 106 | nop |
| 107 | nop |
| 108 | nop |
| 109 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 110 | write32 SDMR00308_A, SDMR00308_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 111 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 112 | write32 MIMC_A, MIMC_D3 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 113 | |
Jean-Christophe PLAGNIOL-VILLARD | e443077 | 2008-12-20 19:29:48 +0100 | [diff] [blame] | 114 | mov.l SCR4_A, r1 |
| 115 | mov.l SCR4_D1, r0 |
| 116 | mov.l DELAY60_D, r3 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 117 | |
| 118 | delay_loop_60: |
Jean-Christophe PLAGNIOL-VILLARD | e443077 | 2008-12-20 19:29:48 +0100 | [diff] [blame] | 119 | mov.l r0, @r1 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 120 | dt r3 |
| 121 | bf delay_loop_60 |
| 122 | nop |
| 123 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 124 | write32 CCR_A, CCR_CACHE_D_2 /* Address of Cache Control Register */ |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 125 | |
| 126 | bsc_init: |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 127 | write32 BCR_A, BCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 128 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 129 | write32 CS0BCR_A, CS0BCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 130 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 131 | write32 CS1BCR_A, CS1BCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 132 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 133 | write32 CS2BCR_A, CS2BCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 134 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 135 | write32 CS4BCR_A, CS4BCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 136 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 137 | write32 CS5BCR_A, CS5BCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 138 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 139 | write32 CS6BCR_A, CS6BCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 140 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 141 | write32 CS0WCR_A, CS0WCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 142 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 143 | write32 CS1WCR_A, CS1WCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 144 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 145 | write32 CS2WCR_A, CS2WCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 146 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 147 | write32 CS4WCR_A, CS4WCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 148 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 149 | write32 CS5WCR_A, CS5WCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 150 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 151 | write32 CS6WCR_A, CS6WCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 152 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 153 | write32 CS5PCR_A, CS5PCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 154 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 155 | write32 CS6PCR_A, CS6PCR_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 156 | |
Jean-Christophe PLAGNIOL-VILLARD | e443077 | 2008-12-20 19:29:48 +0100 | [diff] [blame] | 157 | mov.l DELAY200_D, r3 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 158 | |
| 159 | delay_loop_200: |
| 160 | dt r3 |
| 161 | bf delay_loop_200 |
| 162 | nop |
| 163 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 164 | write16 PSEL0_A, PSEL0_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 165 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 166 | write16 PSEL1_A, PSEL1_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 167 | |
Jean-Christophe PLAGNIOL-VILLARD | f7e78f3 | 2008-12-20 19:29:49 +0100 | [diff] [blame] | 168 | write32 ICR0_A, ICR0_D |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 169 | |
| 170 | stc sr, r0 /* BL bit off(init=ON) */ |
Jean-Christophe PLAGNIOL-VILLARD | e443077 | 2008-12-20 19:29:48 +0100 | [diff] [blame] | 171 | mov.l SR_MASK_D, r1 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 172 | and r1, r0 |
| 173 | ldc r0, sr |
| 174 | |
| 175 | rts |
| 176 | nop |
| 177 | |
| 178 | .align 2 |
| 179 | |
| 180 | DELAY60_D: .long 60 |
| 181 | DELAY200_D: .long 17800 |
| 182 | |
| 183 | CCR_A: .long 0xFF00001C |
| 184 | MMUCR_A: .long 0xFF000010 |
| 185 | RAMCR_A: .long 0xFF000074 |
| 186 | |
| 187 | /* Low power mode control */ |
| 188 | MSTPCR0_A: .long 0xFFC80030 |
| 189 | MSTPCR1_A: .long 0xFFC80038 |
| 190 | |
| 191 | /* RWBT */ |
| 192 | WDTST_A: .long 0xFFCC0000 |
| 193 | WDTCSR_A: .long 0xFFCC0004 |
| 194 | WDTBST_A: .long 0xFFCC0008 |
| 195 | |
| 196 | /* BSC */ |
| 197 | MMSELR_A: .long 0xFE600020 |
| 198 | BCR_A: .long 0xFF801000 |
| 199 | CS0BCR_A: .long 0xFF802000 |
| 200 | CS1BCR_A: .long 0xFF802010 |
| 201 | CS2BCR_A: .long 0xFF802020 |
| 202 | CS4BCR_A: .long 0xFF802040 |
| 203 | CS5BCR_A: .long 0xFF802050 |
| 204 | CS6BCR_A: .long 0xFF802060 |
| 205 | CS0WCR_A: .long 0xFF802008 |
| 206 | CS1WCR_A: .long 0xFF802018 |
| 207 | CS2WCR_A: .long 0xFF802028 |
| 208 | CS4WCR_A: .long 0xFF802048 |
| 209 | CS5WCR_A: .long 0xFF802058 |
| 210 | CS6WCR_A: .long 0xFF802068 |
| 211 | CS5PCR_A: .long 0xFF802070 |
| 212 | CS6PCR_A: .long 0xFF802080 |
| 213 | DDRSD_START_A: .long 0xAC000000 |
| 214 | |
| 215 | /* INTC */ |
| 216 | ICR0_A: .long 0xFFD00000 |
| 217 | |
| 218 | /* DDR I/F */ |
| 219 | MIM8_A: .long 0xFE800008 |
| 220 | MIMC_A: .long 0xFE80000C |
| 221 | SCR4_A: .long 0xFE800014 |
| 222 | STRC_A: .long 0xFE80001C |
| 223 | SDR4_A: .long 0xFE800034 |
| 224 | SDMR00308_A: .long 0xFE900308 |
| 225 | SDMR00B08_A: .long 0xFE900B08 |
| 226 | SDMR02000_A: .long 0xFE902000 |
| 227 | |
| 228 | /* GPIO */ |
| 229 | PSEL0_A: .long 0xFFEF0070 |
| 230 | PSEL1_A: .long 0xFFEF0072 |
| 231 | |
| 232 | CCR_CACHE_ICI_D:.long 0x00000800 |
| 233 | CCR_CACHE_D_2: .long 0x00000103 |
| 234 | MMU_CONTROL_TI_D:.long 0x00000004 |
| 235 | RAMCR_D: .long 0x00000200 |
| 236 | MSTPCR0_D: .long 0x00000000 |
| 237 | MSTPCR1_D: .long 0x00000000 |
| 238 | |
| 239 | MMSELR_D: .long 0xa5a50000 |
| 240 | BCR_D: .long 0x00000000 |
| 241 | CS0BCR_D: .long 0x77777770 |
| 242 | CS1BCR_D: .long 0x77777670 |
| 243 | CS2BCR_D: .long 0x77777670 |
| 244 | CS4BCR_D: .long 0x77777670 |
| 245 | CS5BCR_D: .long 0x77777670 |
| 246 | CS6BCR_D: .long 0x77777670 |
| 247 | CS0WCR_D: .long 0x7777770F |
Jean-Christophe PLAGNIOL-VILLARD | e443077 | 2008-12-20 19:29:48 +0100 | [diff] [blame] | 248 | CS1WCR_D: .long 0x22000002 |
Nobuhiro Iwamatsu | 7faddae | 2008-06-09 13:39:57 +0900 | [diff] [blame] | 249 | CS2WCR_D: .long 0x7777770F |
| 250 | CS4WCR_D: .long 0x7777770F |
| 251 | CS5WCR_D: .long 0x7777770F |
| 252 | CS6WCR_D: .long 0x7777770F |
| 253 | CS5PCR_D: .long 0x77000000 |
| 254 | CS6PCR_D: .long 0x77000000 |
| 255 | ICR0_D: .long 0x00E00000 |
| 256 | MIM8_D: .long 0x00000000 |
| 257 | MIMC_D1: .long 0x01d10008 |
| 258 | MIMC_D2: .long 0x01d10009 |
| 259 | MIMC_D3: .long 0x01d10209 |
| 260 | SCR4_D1: .long 0x00000001 |
| 261 | SCR4_D2: .long 0x00000002 |
| 262 | SCR4_D3: .long 0x00000003 |
| 263 | SCR4_D4: .long 0x00000004 |
| 264 | STRC_D: .long 0x000f3980 |
| 265 | SDR4_D: .long 0x00000300 |
| 266 | SDMR00308_D: .long 0x00000000 |
| 267 | SDMR00B08_D: .long 0x00000000 |
| 268 | SDMR02000_D: .long 0x00000000 |
| 269 | PSEL0_D: .long 0x00000001 |
| 270 | PSEL1_D: .long 0x00000244 |
| 271 | SR_MASK_D: .long 0xEFFFFF0F |
| 272 | WDTST_D: .long 0x5A000FFF |
| 273 | WDTCSR_D: .long 0xA5000000 |
| 274 | WDTBST_D: .long 0x55000000 |