blob: 2e9d47648323f14a85df079f282dc1223cdd2b3e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08002/*
3 * Copyright (C) 2015 Freescale Semiconductor
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08004 */
5
6#ifndef __LS1043A_COMMON_H
7#define __LS1043A_COMMON_H
8
Sumit Garg4139b172017-03-30 09:52:38 +05309/* SPL build */
10#ifdef CONFIG_SPL_BUILD
11#define SPL_NO_FMAN
12#define SPL_NO_DSPI
13#define SPL_NO_PCIE
14#define SPL_NO_ENV
15#define SPL_NO_MISC
16#define SPL_NO_USB
17#define SPL_NO_SATA
18#define SPL_NO_QE
19#define SPL_NO_EEPROM
20#endif
21#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
22#define SPL_NO_MMC
23#endif
Yangbo Lu3c7d6472017-09-15 09:51:58 +080024#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
Sumit Garg4139b172017-03-30 09:52:38 +053025#define SPL_NO_IFC
26#endif
27
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080028#define CONFIG_REMAKE_ELF
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080029#define CONFIG_GICV2
30
Bharat Bhushan5344c7b2017-03-22 12:06:27 +053031#include <asm/arch/stream_id_lsch2.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080032#include <asm/arch/config.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080033
34/* Link Definitions */
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +000035#ifdef CONFIG_TFABOOT
36#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
37#else
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080038#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +000039#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080040
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080041#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080042
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080043#define CONFIG_VERY_BIG_RAM
44#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
45#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
46#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xiee994ddd2015-11-23 15:23:48 +080047#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080048
Hou Zhiqiang831c0682015-10-26 19:47:57 +080049#define CPU_RELEASE_ADDR secondary_boot_func
50
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080051/* Generic Timer Definitions */
52#define COUNTER_FREQUENCY 25000000 /* 25MHz */
53
54/* Size of malloc() pool */
55#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
56
57/* Serial Port */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080058#define CONFIG_SYS_NS16550_SERIAL
59#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang904110c2017-01-10 16:44:15 +080060#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080061
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080062#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
63
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080064/* SD boot SPL */
65#ifdef CONFIG_SD_BOOT
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080066
67#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Gupta70f96612017-04-17 18:07:17 +053068#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080069#define CONFIG_SPL_STACK 0x1001e000
70#define CONFIG_SPL_PAD_TO 0x1d000
71
York Sun23af4842017-09-28 08:42:16 -070072#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
73 CONFIG_SPL_BSS_MAX_SIZE)
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080074#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
York Sun23af4842017-09-28 08:42:16 -070075#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080076#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta70f96612017-04-17 18:07:17 +053077
78#ifdef CONFIG_SECURE_BOOT
79#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
80/*
81 * HDR would be appended at end of image and copied to DDR along
82 * with U-Boot image. Here u-boot max. size is 512K. So if binary
83 * size increases then increase this size in case of secure boot as
84 * it uses raw u-boot image instead of fit image.
85 */
86#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
87#else
88#define CONFIG_SYS_MONITOR_LEN 0x100000
89#endif /* ifdef CONFIG_SECURE_BOOT */
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080090#endif
91
Gong Qianyu3ad44722015-10-26 19:47:53 +080092/* NAND SPL */
93#ifdef CONFIG_NAND_BOOT
94#define CONFIG_SPL_PBL_PAD
Gong Qianyu3ad44722015-10-26 19:47:53 +080095#define CONFIG_SPL_TEXT_BASE 0x10000000
96#define CONFIG_SPL_MAX_SIZE 0x1a000
97#define CONFIG_SPL_STACK 0x1001d000
98#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
99#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
100#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
101#define CONFIG_SPL_BSS_START_ADDR 0x80100000
102#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
103#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530104
105#ifdef CONFIG_SECURE_BOOT
106#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
107#endif /* ifdef CONFIG_SECURE_BOOT */
108
109#ifdef CONFIG_U_BOOT_HDR_SIZE
110/*
111 * HDR would be appended at end of image and copied to DDR along
112 * with U-Boot image. Here u-boot max. size is 512K. So if binary
113 * size increases then increase this size in case of secure boot as
114 * it uses raw u-boot image instead of fit image.
115 */
116#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
117#else
118#define CONFIG_SYS_MONITOR_LEN 0x100000
119#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
120
Gong Qianyu3ad44722015-10-26 19:47:53 +0800121#endif
122
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800123/* IFC */
Sumit Garg4139b172017-03-30 09:52:38 +0530124#ifndef SPL_NO_IFC
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000125#if defined(CONFIG_TFABOOT) || \
126 (!defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI))
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800127#define CONFIG_FSL_IFC
128/*
129 * CONFIG_SYS_FLASH_BASE has the final address (core view)
130 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
131 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
132 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
133 */
134#define CONFIG_SYS_FLASH_BASE 0x60000000
135#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
136#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
137
Masahiro Yamadae856bdc2017-02-11 22:43:54 +0900138#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800139#define CONFIG_SYS_FLASH_QUIET_TEST
140#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
141#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800142#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530143#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800144
145/* I2C */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800146#define CONFIG_SYS_I2C
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800147
148/* PCIe */
Sumit Garg4139b172017-03-30 09:52:38 +0530149#ifndef SPL_NO_PCIE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800150#define CONFIG_PCIE1 /* PCIE controller 1 */
151#define CONFIG_PCIE2 /* PCIE controller 2 */
152#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800153
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800154#ifdef CONFIG_PCI
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800155#define CONFIG_PCI_SCAN_SHOW
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800156#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530157#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800158
159/* Command line configuration */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800160
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800161/* MMC */
Sumit Garg4139b172017-03-30 09:52:38 +0530162#ifndef SPL_NO_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800163#ifdef CONFIG_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800164#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800165#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530166#endif
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800167
Gong Qianyue0579a52016-01-25 15:16:05 +0800168/* DSPI */
Sumit Garg4139b172017-03-30 09:52:38 +0530169#ifndef SPL_NO_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800170#define CONFIG_FSL_DSPI
171#ifdef CONFIG_FSL_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800172#define CONFIG_DM_SPI_FLASH
173#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
174#define CONFIG_SPI_FLASH_SST /* cs1 */
175#define CONFIG_SPI_FLASH_EON /* cs2 */
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800176#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530177#endif
Gong Qianyue0579a52016-01-25 15:16:05 +0800178
Shaohui Xiee8297342015-10-26 19:47:54 +0800179/* FMan ucode */
Sumit Garg4139b172017-03-30 09:52:38 +0530180#ifndef SPL_NO_FMAN
Shaohui Xiee8297342015-10-26 19:47:54 +0800181#define CONFIG_SYS_DPAA_FMAN
182#ifdef CONFIG_SYS_DPAA_FMAN
183#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
184
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000185#ifdef CONFIG_TFABOOT
186#define CONFIG_SYS_FMAN_FW_ADDR 0x900000
187#define CONFIG_SYS_QE_FW_ADDR 0x940000
188
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000189
190#else
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800191#ifdef CONFIG_NAND_BOOT
Alison Wanga9a5cef2017-05-16 10:45:58 +0800192/* Store Fman ucode at offeset 0x900000(72 blocks). */
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800193#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Alison Wanga9a5cef2017-05-16 10:45:58 +0800194#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong2a555832016-04-01 17:52:53 +0800195#elif defined(CONFIG_SD_BOOT)
196/*
197 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
198 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wanga9a5cef2017-05-16 10:45:58 +0800199 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong2a555832016-04-01 17:52:53 +0800200 */
201#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Alison Wanga9a5cef2017-05-16 10:45:58 +0800202#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qianga8608062018-12-05 17:01:42 +0800203#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4A00)
Qianyu Gong2a555832016-04-01 17:52:53 +0800204#elif defined(CONFIG_QSPI_BOOT)
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800205#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Alison Wanga9a5cef2017-05-16 10:45:58 +0800206#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800207#else
Shaohui Xiee8297342015-10-26 19:47:54 +0800208#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
209/* FMan fireware Pre-load address */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800210#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800211#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800212#endif
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000213#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800214#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
215#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
216#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530217#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800218
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800219/* Miscellaneous configurable options */
220#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800221
222#define CONFIG_HWCONFIG
223#define HWCONFIG_BUFFER_SIZE 128
224
Sumit Garg4139b172017-03-30 09:52:38 +0530225#ifndef SPL_NO_MISC
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800226#ifndef CONFIG_SPL_BUILD
227#define BOOT_TARGET_DEVICES(func) \
228 func(MMC, mmc, 0) \
Mian Yousaf Kaukab688cdf42019-01-29 16:38:40 +0100229 func(USB, usb, 0) \
230 func(DHCP, dhcp, na)
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800231#include <config_distro_bootcmd.h>
232#endif
233
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800234/* Initial environment variables */
235#define CONFIG_EXTRA_ENV_SETTINGS \
236 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800237 "fdt_high=0xffffffffffffffff\0" \
238 "initrd_high=0xffffffffffffffff\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800239 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530240 "kernel_addr=0x61000000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800241 "scriptaddr=0x80000000\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530242 "scripthdraddr=0x80080000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800243 "fdtheader_addr_r=0x80100000\0" \
244 "kernelheader_addr_r=0x80200000\0" \
245 "kernel_addr_r=0x81000000\0" \
Wen Heeb967b92018-11-20 16:55:25 +0800246 "kernel_start=0x1000000\0" \
247 "kernelheader_start=0x800000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800248 "fdt_addr_r=0x90000000\0" \
249 "load_addr=0xa0000000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530250 "kernelheader_addr=0x60800000\0" \
Qianyu Gongad6767b2016-03-15 16:35:57 +0800251 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530252 "kernelheader_size=0x40000\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800253 "kernel_addr_sd=0x8000\0" \
254 "kernel_size_sd=0x14000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530255 "kernelhdr_addr_sd=0x4000\0" \
256 "kernelhdr_size_sd=0x10\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800257 "console=ttyS0,115200\0" \
York Sun23af4842017-09-28 08:42:16 -0700258 "boot_os=y\0" \
Tom Rini43ede0b2017-10-22 17:55:07 -0400259 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800260 BOOTENV \
261 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530262 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800263 "scan_dev_for_boot_part=" \
264 "part list ${devtype} ${devnum} devplist; " \
265 "env exists devplist || setenv devplist 1; " \
266 "for distro_bootpart in ${devplist}; do " \
267 "if fstype ${devtype} " \
268 "${devnum}:${distro_bootpart} " \
269 "bootfstype; then " \
270 "run scan_dev_for_boot; " \
271 "fi; " \
272 "done\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530273 "boot_a_script=" \
274 "load ${devtype} ${devnum}:${distro_bootpart} " \
275 "${scriptaddr} ${prefix}${script}; " \
276 "env exists secureboot && load ${devtype} " \
277 "${devnum}:${distro_bootpart} " \
278 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
279 "&& esbc_validate ${scripthdraddr};" \
280 "source ${scriptaddr}\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800281 "qspi_bootcmd=echo Trying load from qspi..;" \
282 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530283 "$kernel_addr $kernel_size; env exists secureboot " \
284 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
285 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
286 "bootm $load_addr#$board\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800287 "nor_bootcmd=echo Trying load from nor..;" \
288 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530289 "$kernel_size; env exists secureboot " \
290 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
291 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
292 "bootm $load_addr#$board\0" \
Wen Heeb967b92018-11-20 16:55:25 +0800293 "nand_bootcmd=echo Trying load from NAND..;" \
294 "nand info; nand read $load_addr " \
295 "$kernel_start $kernel_size; env exists secureboot " \
296 "&& nand read $kernelheader_addr_r $kernelheader_start " \
297 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
298 "bootm $load_addr#$board\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800299 "sd_bootcmd=echo Trying load from SD ..;" \
300 "mmcinfo; mmc read $load_addr " \
301 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530302 "env exists secureboot && mmc read $kernelheader_addr_r " \
303 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
304 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800305 "bootm $load_addr#$board\0"
306
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800307
308#undef CONFIG_BOOTCOMMAND
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000309#ifdef CONFIG_TFABOOT
310#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
311 "env exists secureboot && esbc_halt;"
312#define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
313 "env exists secureboot && esbc_halt;"
314#define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
315 "env exists secureboot && esbc_halt;"
Pankit Garg1f3d7392018-12-27 04:37:53 +0000316#define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
317 "env exists secureboot && esbc_halt;"
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000318#else
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800319#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530320#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
321 "env exists secureboot && esbc_halt;"
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800322#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530323#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
324 "env exists secureboot && esbc_halt;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800325#else
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530326#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
327 "env exists secureboot && esbc_halt;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800328#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530329#endif
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000330#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800331
332/* Monitor Command Prompt */
333#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Garg4139b172017-03-30 09:52:38 +0530334
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800335#define CONFIG_SYS_MAXARGS 64 /* max command args */
336
337#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
338
Simon Glass457e51c2017-05-17 08:23:10 -0600339#include <asm/arch/soc.h>
340
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800341#endif /* __LS1043A_COMMON_H */