blob: 7b1d9bbbed548080f40ed9c992c1f04b90378371 [file] [log] [blame]
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08001/*
2 * Copyright (C) 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
Sumit Garg4139b172017-03-30 09:52:38 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_FMAN
13#define SPL_NO_DSPI
14#define SPL_NO_PCIE
15#define SPL_NO_ENV
16#define SPL_NO_MISC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QE
20#define SPL_NO_EEPROM
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23#define SPL_NO_MMC
24#endif
25#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT))
26#define SPL_NO_IFC
27#endif
28
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080029#define CONFIG_REMAKE_ELF
30#define CONFIG_FSL_LAYERSCAPE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080031#define CONFIG_LS1043A
Hou Zhiqiang831c0682015-10-26 19:47:57 +080032#define CONFIG_MP
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080033#define CONFIG_GICV2
34
Bharat Bhushan5344c7b2017-03-22 12:06:27 +053035#include <asm/arch/stream_id_lsch2.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080036#include <asm/arch/config.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080037
38/* Link Definitions */
39#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
40
41#define CONFIG_SUPPORT_RAW_INITRD
42
43#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080044
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080045#define CONFIG_VERY_BIG_RAM
46#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
47#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
48#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xiee994ddd2015-11-23 15:23:48 +080049#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080050
Hou Zhiqiang831c0682015-10-26 19:47:57 +080051#define CPU_RELEASE_ADDR secondary_boot_func
52
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080053/* Generic Timer Definitions */
54#define COUNTER_FREQUENCY 25000000 /* 25MHz */
55
56/* Size of malloc() pool */
57#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
58
59/* Serial Port */
60#define CONFIG_CONS_INDEX 1
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080061#define CONFIG_SYS_NS16550_SERIAL
62#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang904110c2017-01-10 16:44:15 +080063#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080064
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080065#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
66
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080067/* SD boot SPL */
68#ifdef CONFIG_SD_BOOT
69#define CONFIG_SPL_FRAMEWORK
70#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
71#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080072
73#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Gupta70f96612017-04-17 18:07:17 +053074#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080075#define CONFIG_SPL_STACK 0x1001e000
76#define CONFIG_SPL_PAD_TO 0x1d000
77
78#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
79 CONFIG_SYS_MONITOR_LEN)
80#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
81#define CONFIG_SPL_BSS_START_ADDR 0x80100000
82#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta70f96612017-04-17 18:07:17 +053083
84#ifdef CONFIG_SECURE_BOOT
85#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
86/*
87 * HDR would be appended at end of image and copied to DDR along
88 * with U-Boot image. Here u-boot max. size is 512K. So if binary
89 * size increases then increase this size in case of secure boot as
90 * it uses raw u-boot image instead of fit image.
91 */
92#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
93#else
94#define CONFIG_SYS_MONITOR_LEN 0x100000
95#endif /* ifdef CONFIG_SECURE_BOOT */
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080096#endif
97
Gong Qianyu3ad44722015-10-26 19:47:53 +080098/* NAND SPL */
99#ifdef CONFIG_NAND_BOOT
100#define CONFIG_SPL_PBL_PAD
101#define CONFIG_SPL_FRAMEWORK
102#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
103#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyu3ad44722015-10-26 19:47:53 +0800104#define CONFIG_SPL_TEXT_BASE 0x10000000
105#define CONFIG_SPL_MAX_SIZE 0x1a000
106#define CONFIG_SPL_STACK 0x1001d000
107#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
108#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
109#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
110#define CONFIG_SPL_BSS_START_ADDR 0x80100000
111#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
112#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530113
114#ifdef CONFIG_SECURE_BOOT
115#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
116#endif /* ifdef CONFIG_SECURE_BOOT */
117
118#ifdef CONFIG_U_BOOT_HDR_SIZE
119/*
120 * HDR would be appended at end of image and copied to DDR along
121 * with U-Boot image. Here u-boot max. size is 512K. So if binary
122 * size increases then increase this size in case of secure boot as
123 * it uses raw u-boot image instead of fit image.
124 */
125#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
126#else
127#define CONFIG_SYS_MONITOR_LEN 0x100000
128#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
129
Gong Qianyu3ad44722015-10-26 19:47:53 +0800130#endif
131
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800132/* IFC */
Sumit Garg4139b172017-03-30 09:52:38 +0530133#ifndef SPL_NO_IFC
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800134#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800135#define CONFIG_FSL_IFC
136/*
137 * CONFIG_SYS_FLASH_BASE has the final address (core view)
138 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
139 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
140 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
141 */
142#define CONFIG_SYS_FLASH_BASE 0x60000000
143#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
144#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
145
Masahiro Yamadae856bdc2017-02-11 22:43:54 +0900146#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800147#define CONFIG_FLASH_CFI_DRIVER
148#define CONFIG_SYS_FLASH_CFI
149#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
150#define CONFIG_SYS_FLASH_QUIET_TEST
151#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
152#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800153#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530154#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800155
156/* I2C */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800157#define CONFIG_SYS_I2C
158#define CONFIG_SYS_I2C_MXC
159#define CONFIG_SYS_I2C_MXC_I2C1
160#define CONFIG_SYS_I2C_MXC_I2C2
161#define CONFIG_SYS_I2C_MXC_I2C3
162#define CONFIG_SYS_I2C_MXC_I2C4
163
164/* PCIe */
Sumit Garg4139b172017-03-30 09:52:38 +0530165#ifndef SPL_NO_PCIE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800166#define CONFIG_PCIE1 /* PCIE controller 1 */
167#define CONFIG_PCIE2 /* PCIE controller 2 */
168#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800169
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800170#ifdef CONFIG_PCI
171#define CONFIG_NET_MULTI
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800172#define CONFIG_PCI_SCAN_SHOW
173#define CONFIG_CMD_PCI
174#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530175#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800176
177/* Command line configuration */
Sumit Garg4139b172017-03-30 09:52:38 +0530178#ifndef SPL_NO_ENV
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800179#define CONFIG_CMD_ENV
Sumit Garg4139b172017-03-30 09:52:38 +0530180#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800181
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800182/* MMC */
Sumit Garg4139b172017-03-30 09:52:38 +0530183#ifndef SPL_NO_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800184#ifdef CONFIG_MMC
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800185#define CONFIG_FSL_ESDHC
186#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800187#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530188#endif
Yangbo Lu8ef0d5c2015-10-26 19:47:55 +0800189
Gong Qianyue0579a52016-01-25 15:16:05 +0800190/* DSPI */
Sumit Garg4139b172017-03-30 09:52:38 +0530191#ifndef SPL_NO_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800192#define CONFIG_FSL_DSPI
193#ifdef CONFIG_FSL_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800194#define CONFIG_DM_SPI_FLASH
195#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
196#define CONFIG_SPI_FLASH_SST /* cs1 */
197#define CONFIG_SPI_FLASH_EON /* cs2 */
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800198#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Gong Qianyue0579a52016-01-25 15:16:05 +0800199#define CONFIG_SF_DEFAULT_BUS 1
200#define CONFIG_SF_DEFAULT_CS 0
201#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800202#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530203#endif
Gong Qianyue0579a52016-01-25 15:16:05 +0800204
Shaohui Xiee8297342015-10-26 19:47:54 +0800205/* FMan ucode */
Sumit Garg4139b172017-03-30 09:52:38 +0530206#ifndef SPL_NO_FMAN
Shaohui Xiee8297342015-10-26 19:47:54 +0800207#define CONFIG_SYS_DPAA_FMAN
208#ifdef CONFIG_SYS_DPAA_FMAN
209#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
210
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800211#ifdef CONFIG_NAND_BOOT
212/* Store Fman ucode at offeset 0x160000(11 blocks). */
213#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
214#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong2a555832016-04-01 17:52:53 +0800215#elif defined(CONFIG_SD_BOOT)
216/*
217 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
218 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
219 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820).
220 */
221#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
222#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
223#elif defined(CONFIG_QSPI_BOOT)
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800224#define CONFIG_SYS_QE_FW_IN_SPIFLASH
225#define CONFIG_SYS_FMAN_FW_ADDR 0x400d0000
226#define CONFIG_ENV_SPI_BUS 0
227#define CONFIG_ENV_SPI_CS 0
228#define CONFIG_ENV_SPI_MAX_HZ 1000000
229#define CONFIG_ENV_SPI_MODE 0x03
230#else
Shaohui Xiee8297342015-10-26 19:47:54 +0800231#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
232/* FMan fireware Pre-load address */
233#define CONFIG_SYS_FMAN_FW_ADDR 0x60300000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800234#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800235#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
236#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
237#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530238#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800239
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800240/* Miscellaneous configurable options */
241#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800242
243#define CONFIG_HWCONFIG
244#define HWCONFIG_BUFFER_SIZE 128
245
Sumit Garg4139b172017-03-30 09:52:38 +0530246#ifndef SPL_NO_MISC
Wenbin Songdbe18f12016-07-21 18:55:16 +0800247#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
248#define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \
249 "5m(kernel),1m(dtb),9m(file_system)"
250#else
Wenbin Song7f339632017-03-24 18:05:48 +0800251#define MTDPARTS_DEFAULT "mtdparts=60000000.nor:" \
252 "2m@0x100000(nor_bank0_uboot),"\
253 "40m@0x1100000(nor_bank0_fit)," \
254 "7m(nor_bank0_user)," \
255 "2m@0x4100000(nor_bank4_uboot)," \
256 "40m@0x5100000(nor_bank4_fit),"\
257 "-(nor_bank4_user);" \
258 "7e800000.flash:" \
Wenbin Songdbe18f12016-07-21 18:55:16 +0800259 "1m(nand_uboot),1m(nand_uboot_env)," \
260 "20m(nand_fit);spi0.0:1m(uboot)," \
261 "5m(kernel),1m(dtb),9m(file_system)"
262#endif
263
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800264/* Initial environment variables */
265#define CONFIG_EXTRA_ENV_SETTINGS \
266 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
267 "loadaddr=0x80100000\0" \
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800268 "fdt_high=0xffffffffffffffff\0" \
269 "initrd_high=0xffffffffffffffff\0" \
Qianyu Gongad6767b2016-03-15 16:35:57 +0800270 "kernel_start=0x61100000\0" \
271 "kernel_load=0xa0000000\0" \
272 "kernel_size=0x2800000\0" \
Wenbin Songdbe18f12016-07-21 18:55:16 +0800273 "console=ttyS0,115200\0" \
274 "mtdparts=" MTDPARTS_DEFAULT "\0"
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800275
276#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
Wenbin Songdbe18f12016-07-21 18:55:16 +0800277 "earlycon=uart8250,mmio,0x21c0500 " \
278 MTDPARTS_DEFAULT
279
Qianyu Gong1297cdb2016-04-25 16:53:53 +0800280#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
281#define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \
282 "e0000 f00000 && bootm $kernel_load"
283#else
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800284#define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
285 "$kernel_size && bootm $kernel_load"
Qianyu Gong1297cdb2016-04-25 16:53:53 +0800286#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530287#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800288
289/* Monitor Command Prompt */
290#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800291#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
292 sizeof(CONFIG_SYS_PROMPT) + 16)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800293#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
294#define CONFIG_SYS_LONGHELP
Sumit Garg4139b172017-03-30 09:52:38 +0530295
296#ifndef SPL_NO_MISC
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800297#define CONFIG_CMDLINE_EDITING 1
Sumit Garg4139b172017-03-30 09:52:38 +0530298#endif
299
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800300#define CONFIG_AUTO_COMPLETE
301#define CONFIG_SYS_MAXARGS 64 /* max command args */
302
303#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
304
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530305/* Hash command with SHA acceleration supported in hardware */
306#ifdef CONFIG_FSL_CAAM
307#define CONFIG_CMD_HASH
308#define CONFIG_SHA_HW_ACCEL
309#endif
310
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800311#endif /* __LS1043A_COMMON_H */