blob: b0068842f1c11c8c8eb25595cccc2b961b92a877 [file] [log] [blame]
wdenk5653fc32004-02-08 22:55:38 +00001/*
wdenkbf9e3b32004-02-12 00:47:09 +00002 * (C) Copyright 2002-2004
wdenk5653fc32004-02-08 22:55:38 +00003 * Brad Kemp, Seranoa Networks, Brad.Kemp@seranoa.com
4 *
5 * Copyright (C) 2003 Arabella Software Ltd.
6 * Yuli Barcohen <yuli@arabellasw.com>
wdenk5653fc32004-02-08 22:55:38 +00007 *
wdenkbf9e3b32004-02-12 00:47:09 +00008 * Copyright (C) 2004
9 * Ed Okerson
Stefan Roese260421a2006-11-13 13:55:24 +010010 *
11 * Copyright (C) 2006
12 * Tolunay Orkun <listmember@orkun.us>
wdenkbf9e3b32004-02-12 00:47:09 +000013 *
wdenk5653fc32004-02-08 22:55:38 +000014 * See file CREDITS for list of people who contributed to this
15 * project.
16 *
17 * This program is free software; you can redistribute it and/or
18 * modify it under the terms of the GNU General Public License as
19 * published by the Free Software Foundation; either version 2 of
20 * the License, or (at your option) any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software
29 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 * MA 02111-1307 USA
31 *
wdenk5653fc32004-02-08 22:55:38 +000032 */
33
34/* The DEBUG define must be before common to enable debugging */
wdenk2d1a5372004-02-23 19:30:57 +000035/* #define DEBUG */
36
wdenk5653fc32004-02-08 22:55:38 +000037#include <common.h>
38#include <asm/processor.h>
Haiying Wang3a197b22007-02-21 16:52:31 +010039#include <asm/io.h>
wdenk4c0d4c32004-06-09 17:34:58 +000040#include <asm/byteorder.h>
wdenk2a8af182005-04-13 10:02:42 +000041#include <environment.h>
Stefan Roesefa36ae72009-10-27 15:15:55 +010042#include <mtd/cfi_flash.h>
wdenk028ab6b2004-02-23 23:54:43 +000043
wdenk5653fc32004-02-08 22:55:38 +000044/*
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +010045 * This file implements a Common Flash Interface (CFI) driver for
46 * U-Boot.
47 *
48 * The width of the port and the width of the chips are determined at
49 * initialization. These widths are used to calculate the address for
50 * access CFI data structures.
wdenk5653fc32004-02-08 22:55:38 +000051 *
52 * References
53 * JEDEC Standard JESD68 - Common Flash Interface (CFI)
54 * JEDEC Standard JEP137-A Common Flash Interface (CFI) ID Codes
55 * Intel Application Note 646 Common Flash Interface (CFI) and Command Sets
56 * Intel 290667-008 3 Volt Intel StrataFlash Memory datasheet
Stefan Roese260421a2006-11-13 13:55:24 +010057 * AMD CFI Specification, Release 2.0 December 1, 2001
58 * AMD/Spansion Application Note: Migration from Single-byte to Three-byte
59 * Device IDs, Publication Number 25538 Revision A, November 8, 2001
wdenk5653fc32004-02-08 22:55:38 +000060 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061 * Define CONFIG_SYS_WRITE_SWAPPED_DATA, if you have to swap the Bytes between
Heiko Schocherd0b6e142007-01-19 18:05:26 +010062 * reading and writing ... (yes there is such a Hardware).
wdenk5653fc32004-02-08 22:55:38 +000063 */
64
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +010065static uint flash_offset_cfi[2] = { FLASH_OFFSET_CFI, FLASH_OFFSET_CFI_ALT };
Piotr Ziecik6ea808e2008-11-17 15:49:32 +010066static uint flash_verbose = 1;
Wolfgang Denk92eb7292006-12-27 01:26:13 +010067
Wolfgang Denk2a112b22008-08-08 16:39:54 +020068flash_info_t flash_info[CFI_MAX_FLASH_BANKS]; /* FLASH chips info */
69
Stefan Roese79b4cda2006-02-28 15:29:58 +010070/*
71 * Check if chip width is defined. If not, start detecting with 8bit.
72 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#ifndef CONFIG_SYS_FLASH_CFI_WIDTH
74#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
Stefan Roese79b4cda2006-02-28 15:29:58 +010075#endif
76
Stefan Roese6f726f92010-10-25 18:31:48 +020077/*
78 * 0xffff is an undefined value for the configuration register. When
79 * this value is returned, the configuration register shall not be
80 * written at all (default mode).
81 */
82static u16 cfi_flash_config_reg(int i)
83{
84#ifdef CONFIG_SYS_CFI_FLASH_CONFIG_REGS
85 return ((u16 [])CONFIG_SYS_CFI_FLASH_CONFIG_REGS)[i];
86#else
87 return 0xffff;
88#endif
89}
90
Stefan Roeseca5def32010-08-31 10:00:10 +020091#if defined(CONFIG_SYS_MAX_FLASH_BANKS_DETECT)
92int cfi_flash_num_flash_banks = CONFIG_SYS_MAX_FLASH_BANKS_DETECT;
93#endif
94
Stefan Roeseb00e19c2010-08-30 10:11:51 +020095static phys_addr_t __cfi_flash_bank_addr(int i)
96{
97 return ((phys_addr_t [])CONFIG_SYS_FLASH_BANKS_LIST)[i];
98}
99phys_addr_t cfi_flash_bank_addr(int i)
100 __attribute__((weak, alias("__cfi_flash_bank_addr")));
101
Ilya Yanokec50a8e2010-10-21 17:20:12 +0200102static unsigned long __cfi_flash_bank_size(int i)
103{
104#ifdef CONFIG_SYS_FLASH_BANKS_SIZES
105 return ((unsigned long [])CONFIG_SYS_FLASH_BANKS_SIZES)[i];
106#else
107 return 0;
108#endif
109}
110unsigned long cfi_flash_bank_size(int i)
111 __attribute__((weak, alias("__cfi_flash_bank_size")));
112
Stefan Roese45aa5a72008-11-17 14:45:22 +0100113static void __flash_write8(u8 value, void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100114{
115 __raw_writeb(value, addr);
116}
117
Stefan Roese45aa5a72008-11-17 14:45:22 +0100118static void __flash_write16(u16 value, void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100119{
120 __raw_writew(value, addr);
121}
122
Stefan Roese45aa5a72008-11-17 14:45:22 +0100123static void __flash_write32(u32 value, void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100124{
125 __raw_writel(value, addr);
126}
127
Stefan Roese45aa5a72008-11-17 14:45:22 +0100128static void __flash_write64(u64 value, void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100129{
130 /* No architectures currently implement __raw_writeq() */
131 *(volatile u64 *)addr = value;
132}
133
Stefan Roese45aa5a72008-11-17 14:45:22 +0100134static u8 __flash_read8(void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100135{
136 return __raw_readb(addr);
137}
138
Stefan Roese45aa5a72008-11-17 14:45:22 +0100139static u16 __flash_read16(void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100140{
141 return __raw_readw(addr);
142}
143
Stefan Roese45aa5a72008-11-17 14:45:22 +0100144static u32 __flash_read32(void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100145{
146 return __raw_readl(addr);
147}
148
Daniel Hellstrom97bf85d2008-03-28 20:40:19 +0100149static u64 __flash_read64(void *addr)
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100150{
151 /* No architectures currently implement __raw_readq() */
152 return *(volatile u64 *)addr;
153}
154
Stefan Roese45aa5a72008-11-17 14:45:22 +0100155#ifdef CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
156void flash_write8(u8 value, void *addr)__attribute__((weak, alias("__flash_write8")));
157void flash_write16(u16 value, void *addr)__attribute__((weak, alias("__flash_write16")));
158void flash_write32(u32 value, void *addr)__attribute__((weak, alias("__flash_write32")));
159void flash_write64(u64 value, void *addr)__attribute__((weak, alias("__flash_write64")));
160u8 flash_read8(void *addr)__attribute__((weak, alias("__flash_read8")));
161u16 flash_read16(void *addr)__attribute__((weak, alias("__flash_read16")));
162u32 flash_read32(void *addr)__attribute__((weak, alias("__flash_read32")));
Daniel Hellstrom97bf85d2008-03-28 20:40:19 +0100163u64 flash_read64(void *addr)__attribute__((weak, alias("__flash_read64")));
Stefan Roese45aa5a72008-11-17 14:45:22 +0100164#else
165#define flash_write8 __flash_write8
166#define flash_write16 __flash_write16
167#define flash_write32 __flash_write32
168#define flash_write64 __flash_write64
169#define flash_read8 __flash_read8
170#define flash_read16 __flash_read16
171#define flash_read32 __flash_read32
172#define flash_read64 __flash_read64
173#endif
Daniel Hellstrom97bf85d2008-03-28 20:40:19 +0100174
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200175/*-----------------------------------------------------------------------
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#if defined(CONFIG_ENV_IS_IN_FLASH) || defined(CONFIG_ENV_ADDR_REDUND) || (CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE)
Heiko Schocher4f975672009-02-10 09:53:29 +0100178flash_info_t *flash_get_info(ulong base)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200179{
180 int i;
Stefan Roesecba34aa2010-08-30 11:14:38 +0200181 flash_info_t *info = NULL;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200182
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++) {
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200184 info = & flash_info[i];
185 if (info->size && info->start[0] <= base &&
186 base <= info->start[0] + info->size - 1)
187 break;
188 }
189
Stefan Roesecba34aa2010-08-30 11:14:38 +0200190 return info;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200191}
wdenk5653fc32004-02-08 22:55:38 +0000192#endif
193
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100194unsigned long flash_sector_size(flash_info_t *info, flash_sect_t sect)
195{
196 if (sect != (info->sector_count - 1))
197 return info->start[sect + 1] - info->start[sect];
198 else
199 return info->start[0] + info->size - info->start[sect];
200}
201
wdenk5653fc32004-02-08 22:55:38 +0000202/*-----------------------------------------------------------------------
203 * create an address based on the offset and the port width
204 */
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100205static inline void *
206flash_map (flash_info_t * info, flash_sect_t sect, uint offset)
wdenk5653fc32004-02-08 22:55:38 +0000207{
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100208 unsigned int byte_offset = offset * info->portwidth;
209
Becky Bruce09ce9922009-02-02 16:34:51 -0600210 return (void *)(info->start[sect] + byte_offset);
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100211}
212
213static inline void flash_unmap(flash_info_t *info, flash_sect_t sect,
214 unsigned int offset, void *addr)
215{
wdenk5653fc32004-02-08 22:55:38 +0000216}
wdenkbf9e3b32004-02-12 00:47:09 +0000217
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200218/*-----------------------------------------------------------------------
219 * make a proper sized command based on the port and chip widths
220 */
Sebastian Siewior7288f972008-07-15 13:35:23 +0200221static void flash_make_cmd(flash_info_t *info, u32 cmd, void *cmdbuf)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200222{
223 int i;
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400224 int cword_offset;
225 int cp_offset;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Sebastian Siewior340ccb22008-07-16 20:04:49 +0200227 u32 cmd_le = cpu_to_le32(cmd);
228#endif
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400229 uchar val;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200230 uchar *cp = (uchar *) cmdbuf;
231
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400232 for (i = info->portwidth; i > 0; i--){
233 cword_offset = (info->portwidth-i)%info->chipwidth;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400235 cp_offset = info->portwidth - i;
Sebastian Siewior340ccb22008-07-16 20:04:49 +0200236 val = *((uchar*)&cmd_le + cword_offset);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200237#else
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400238 cp_offset = i - 1;
Sebastian Siewior7288f972008-07-15 13:35:23 +0200239 val = *((uchar*)&cmd + sizeof(u32) - cword_offset - 1);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200240#endif
Sebastian Siewior7288f972008-07-15 13:35:23 +0200241 cp[cp_offset] = (cword_offset >= sizeof(u32)) ? 0x00 : val;
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400242 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200243}
244
wdenkbf9e3b32004-02-12 00:47:09 +0000245#ifdef DEBUG
246/*-----------------------------------------------------------------------
247 * Debug support
248 */
Haavard Skinnemoen30557932007-12-13 12:56:29 +0100249static void print_longlong (char *str, unsigned long long data)
wdenkbf9e3b32004-02-12 00:47:09 +0000250{
251 int i;
252 char *cp;
253
Wolfgang Denk657f2062009-02-04 09:42:20 +0100254 cp = (char *) &data;
wdenkbf9e3b32004-02-12 00:47:09 +0000255 for (i = 0; i < 8; i++)
256 sprintf (&str[i * 2], "%2.2x", *cp++);
257}
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200258
Haavard Skinnemoene23741f2007-12-14 15:36:16 +0100259static void flash_printqry (struct cfi_qry *qry)
wdenkbf9e3b32004-02-12 00:47:09 +0000260{
Haavard Skinnemoene23741f2007-12-14 15:36:16 +0100261 u8 *p = (u8 *)qry;
wdenkbf9e3b32004-02-12 00:47:09 +0000262 int x, y;
263
Haavard Skinnemoene23741f2007-12-14 15:36:16 +0100264 for (x = 0; x < sizeof(struct cfi_qry); x += 16) {
265 debug("%02x : ", x);
266 for (y = 0; y < 16; y++)
267 debug("%2.2x ", p[x + y]);
268 debug(" ");
wdenkbf9e3b32004-02-12 00:47:09 +0000269 for (y = 0; y < 16; y++) {
Haavard Skinnemoene23741f2007-12-14 15:36:16 +0100270 unsigned char c = p[x + y];
271 if (c >= 0x20 && c <= 0x7e)
272 debug("%c", c);
273 else
274 debug(".");
wdenkbf9e3b32004-02-12 00:47:09 +0000275 }
Haavard Skinnemoene23741f2007-12-14 15:36:16 +0100276 debug("\n");
wdenkbf9e3b32004-02-12 00:47:09 +0000277 }
278}
wdenkbf9e3b32004-02-12 00:47:09 +0000279#endif
280
281
wdenk5653fc32004-02-08 22:55:38 +0000282/*-----------------------------------------------------------------------
283 * read a character at a port width address
284 */
Haavard Skinnemoen30557932007-12-13 12:56:29 +0100285static inline uchar flash_read_uchar (flash_info_t * info, uint offset)
wdenk5653fc32004-02-08 22:55:38 +0000286{
287 uchar *cp;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100288 uchar retval;
wdenkbf9e3b32004-02-12 00:47:09 +0000289
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100290 cp = flash_map (info, 0, offset);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100292 retval = flash_read8(cp);
wdenkbf9e3b32004-02-12 00:47:09 +0000293#else
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100294 retval = flash_read8(cp + info->portwidth - 1);
wdenkbf9e3b32004-02-12 00:47:09 +0000295#endif
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100296 flash_unmap (info, 0, offset, cp);
297 return retval;
wdenk5653fc32004-02-08 22:55:38 +0000298}
299
300/*-----------------------------------------------------------------------
Tor Krill90447ec2008-03-28 11:29:10 +0100301 * read a word at a port width address, assume 16bit bus
302 */
303static inline ushort flash_read_word (flash_info_t * info, uint offset)
304{
305 ushort *addr, retval;
306
307 addr = flash_map (info, 0, offset);
308 retval = flash_read16 (addr);
309 flash_unmap (info, 0, offset, addr);
310 return retval;
311}
312
313
314/*-----------------------------------------------------------------------
Stefan Roese260421a2006-11-13 13:55:24 +0100315 * read a long word by picking the least significant byte of each maximum
wdenk5653fc32004-02-08 22:55:38 +0000316 * port size word. Swap for ppc format.
317 */
Haavard Skinnemoen30557932007-12-13 12:56:29 +0100318static ulong flash_read_long (flash_info_t * info, flash_sect_t sect,
319 uint offset)
wdenk5653fc32004-02-08 22:55:38 +0000320{
wdenkbf9e3b32004-02-12 00:47:09 +0000321 uchar *addr;
322 ulong retval;
wdenk5653fc32004-02-08 22:55:38 +0000323
wdenkbf9e3b32004-02-12 00:47:09 +0000324#ifdef DEBUG
325 int x;
326#endif
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100327 addr = flash_map (info, sect, offset);
wdenkbf9e3b32004-02-12 00:47:09 +0000328
329#ifdef DEBUG
330 debug ("long addr is at %p info->portwidth = %d\n", addr,
331 info->portwidth);
332 for (x = 0; x < 4 * info->portwidth; x++) {
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100333 debug ("addr[%x] = 0x%x\n", x, flash_read8(addr + x));
wdenkbf9e3b32004-02-12 00:47:09 +0000334 }
335#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100337 retval = ((flash_read8(addr) << 16) |
338 (flash_read8(addr + info->portwidth) << 24) |
339 (flash_read8(addr + 2 * info->portwidth)) |
340 (flash_read8(addr + 3 * info->portwidth) << 8));
wdenkbf9e3b32004-02-12 00:47:09 +0000341#else
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100342 retval = ((flash_read8(addr + 2 * info->portwidth - 1) << 24) |
343 (flash_read8(addr + info->portwidth - 1) << 16) |
344 (flash_read8(addr + 4 * info->portwidth - 1) << 8) |
345 (flash_read8(addr + 3 * info->portwidth - 1)));
wdenkbf9e3b32004-02-12 00:47:09 +0000346#endif
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100347 flash_unmap(info, sect, offset, addr);
348
wdenkbf9e3b32004-02-12 00:47:09 +0000349 return retval;
wdenk5653fc32004-02-08 22:55:38 +0000350}
351
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200352/*
353 * Write a proper sized command to the correct address
354 */
Stefan Roesefa36ae72009-10-27 15:15:55 +0100355void flash_write_cmd (flash_info_t * info, flash_sect_t sect,
356 uint offset, u32 cmd)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200357{
Stefan Roese79b4cda2006-02-28 15:29:58 +0100358
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100359 void *addr;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200360 cfiword_t cword;
361
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100362 addr = flash_map (info, sect, offset);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200363 flash_make_cmd (info, cmd, &cword);
364 switch (info->portwidth) {
365 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100366 debug ("fwc addr %p cmd %x %x 8bit x %d bit\n", addr, cmd,
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200367 cword.c, info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100368 flash_write8(cword.c, addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200369 break;
370 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100371 debug ("fwc addr %p cmd %x %4.4x 16bit x %d bit\n", addr,
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200372 cmd, cword.w,
373 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100374 flash_write16(cword.w, addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200375 break;
376 case FLASH_CFI_32BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100377 debug ("fwc addr %p cmd %x %8.8lx 32bit x %d bit\n", addr,
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200378 cmd, cword.l,
379 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100380 flash_write32(cword.l, addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200381 break;
382 case FLASH_CFI_64BIT:
383#ifdef DEBUG
384 {
385 char str[20];
386
387 print_longlong (str, cword.ll);
388
389 debug ("fwrite addr %p cmd %x %s 64 bit x %d bit\n",
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100390 addr, cmd, str,
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200391 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
392 }
393#endif
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100394 flash_write64(cword.ll, addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200395 break;
396 }
397
398 /* Ensure all the instructions are fully finished */
399 sync();
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100400
401 flash_unmap(info, sect, offset, addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200402}
403
404static void flash_unlock_seq (flash_info_t * info, flash_sect_t sect)
405{
406 flash_write_cmd (info, sect, info->addr_unlock1, AMD_CMD_UNLOCK_START);
407 flash_write_cmd (info, sect, info->addr_unlock2, AMD_CMD_UNLOCK_ACK);
408}
409
410/*-----------------------------------------------------------------------
411 */
412static int flash_isequal (flash_info_t * info, flash_sect_t sect,
413 uint offset, uchar cmd)
414{
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100415 void *addr;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200416 cfiword_t cword;
417 int retval;
418
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100419 addr = flash_map (info, sect, offset);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200420 flash_make_cmd (info, cmd, &cword);
421
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100422 debug ("is= cmd %x(%c) addr %p ", cmd, cmd, addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200423 switch (info->portwidth) {
424 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100425 debug ("is= %x %x\n", flash_read8(addr), cword.c);
426 retval = (flash_read8(addr) == cword.c);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200427 break;
428 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100429 debug ("is= %4.4x %4.4x\n", flash_read16(addr), cword.w);
430 retval = (flash_read16(addr) == cword.w);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200431 break;
432 case FLASH_CFI_32BIT:
Andrew Klossner52514692008-08-21 07:12:26 -0700433 debug ("is= %8.8x %8.8lx\n", flash_read32(addr), cword.l);
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100434 retval = (flash_read32(addr) == cword.l);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200435 break;
436 case FLASH_CFI_64BIT:
437#ifdef DEBUG
438 {
439 char str1[20];
440 char str2[20];
441
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100442 print_longlong (str1, flash_read64(addr));
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200443 print_longlong (str2, cword.ll);
444 debug ("is= %s %s\n", str1, str2);
445 }
446#endif
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100447 retval = (flash_read64(addr) == cword.ll);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200448 break;
449 default:
450 retval = 0;
451 break;
452 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100453 flash_unmap(info, sect, offset, addr);
454
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200455 return retval;
456}
457
458/*-----------------------------------------------------------------------
459 */
460static int flash_isset (flash_info_t * info, flash_sect_t sect,
461 uint offset, uchar cmd)
462{
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100463 void *addr;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200464 cfiword_t cword;
465 int retval;
466
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100467 addr = flash_map (info, sect, offset);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200468 flash_make_cmd (info, cmd, &cword);
469 switch (info->portwidth) {
470 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100471 retval = ((flash_read8(addr) & cword.c) == cword.c);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200472 break;
473 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100474 retval = ((flash_read16(addr) & cword.w) == cword.w);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200475 break;
476 case FLASH_CFI_32BIT:
Stefan Roese47cc23c2008-01-02 14:05:37 +0100477 retval = ((flash_read32(addr) & cword.l) == cword.l);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200478 break;
479 case FLASH_CFI_64BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100480 retval = ((flash_read64(addr) & cword.ll) == cword.ll);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200481 break;
482 default:
483 retval = 0;
484 break;
485 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100486 flash_unmap(info, sect, offset, addr);
487
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200488 return retval;
489}
490
491/*-----------------------------------------------------------------------
492 */
493static int flash_toggle (flash_info_t * info, flash_sect_t sect,
494 uint offset, uchar cmd)
495{
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100496 void *addr;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200497 cfiword_t cword;
498 int retval;
499
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100500 addr = flash_map (info, sect, offset);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200501 flash_make_cmd (info, cmd, &cword);
502 switch (info->portwidth) {
503 case FLASH_CFI_8BIT:
Stefan Roesefb8c0612008-06-16 10:40:02 +0200504 retval = flash_read8(addr) != flash_read8(addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200505 break;
506 case FLASH_CFI_16BIT:
Stefan Roesefb8c0612008-06-16 10:40:02 +0200507 retval = flash_read16(addr) != flash_read16(addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200508 break;
509 case FLASH_CFI_32BIT:
Stefan Roesefb8c0612008-06-16 10:40:02 +0200510 retval = flash_read32(addr) != flash_read32(addr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200511 break;
512 case FLASH_CFI_64BIT:
Wolfgang Denk9abda6b2008-10-31 01:12:28 +0100513 retval = ( (flash_read32( addr ) != flash_read32( addr )) ||
514 (flash_read32(addr+4) != flash_read32(addr+4)) );
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200515 break;
516 default:
517 retval = 0;
518 break;
519 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100520 flash_unmap(info, sect, offset, addr);
521
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200522 return retval;
523}
524
525/*
526 * flash_is_busy - check to see if the flash is busy
527 *
528 * This routine checks the status of the chip and returns true if the
529 * chip is busy.
530 */
531static int flash_is_busy (flash_info_t * info, flash_sect_t sect)
532{
533 int retval;
534
535 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400536 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200537 case CFI_CMDSET_INTEL_STANDARD:
538 case CFI_CMDSET_INTEL_EXTENDED:
539 retval = !flash_isset (info, sect, 0, FLASH_STATUS_DONE);
540 break;
541 case CFI_CMDSET_AMD_STANDARD:
542 case CFI_CMDSET_AMD_EXTENDED:
Michael Schwingen81b20cc2007-12-07 23:35:02 +0100543#ifdef CONFIG_FLASH_CFI_LEGACY
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200544 case CFI_CMDSET_AMD_LEGACY:
545#endif
546 retval = flash_toggle (info, sect, 0, AMD_STATUS_TOGGLE);
547 break;
548 default:
549 retval = 0;
Michael Schwingen81b20cc2007-12-07 23:35:02 +0100550 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200551 debug ("flash_is_busy: %d\n", retval);
552 return retval;
Michael Schwingen81b20cc2007-12-07 23:35:02 +0100553}
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200554
555/*-----------------------------------------------------------------------
556 * wait for XSR.7 to be set. Time out with an error if it does not.
557 * This routine does not set the flash to read-array mode.
558 */
559static int flash_status_check (flash_info_t * info, flash_sect_t sector,
560 ulong tout, char *prompt)
561{
562 ulong start;
563
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200564#if CONFIG_SYS_HZ != 1000
Renato Andreolac40c94a2010-03-24 23:00:47 +0800565 if ((ulong)CONFIG_SYS_HZ > 100000)
566 tout *= (ulong)CONFIG_SYS_HZ / 1000; /* for a big HZ, avoid overflow */
567 else
568 tout = DIV_ROUND_UP(tout * (ulong)CONFIG_SYS_HZ, 1000);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200569#endif
570
571 /* Wait for command completion */
Thomas Chou22d6c8f2010-04-01 11:15:05 +0800572 reset_timer();
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200573 start = get_timer (0);
574 while (flash_is_busy (info, sector)) {
575 if (get_timer (start) > tout) {
576 printf ("Flash %s timeout at address %lx data %lx\n",
577 prompt, info->start[sector],
578 flash_read_long (info, sector, 0));
579 flash_write_cmd (info, sector, 0, info->cmd_reset);
580 return ERR_TIMOUT;
581 }
582 udelay (1); /* also triggers watchdog */
583 }
584 return ERR_OK;
585}
586
587/*-----------------------------------------------------------------------
588 * Wait for XSR.7 to be set, if it times out print an error, otherwise
589 * do a full status check.
590 *
591 * This routine sets the flash to read-array mode.
592 */
593static int flash_full_status_check (flash_info_t * info, flash_sect_t sector,
594 ulong tout, char *prompt)
595{
596 int retcode;
597
598 retcode = flash_status_check (info, sector, tout, prompt);
599 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400600 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200601 case CFI_CMDSET_INTEL_EXTENDED:
602 case CFI_CMDSET_INTEL_STANDARD:
Ed Swarthout0d01f662008-10-09 01:26:36 -0500603 if ((retcode != ERR_OK)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200604 && !flash_isequal (info, sector, 0, FLASH_STATUS_DONE)) {
605 retcode = ERR_INVAL;
606 printf ("Flash %s error at address %lx\n", prompt,
607 info->start[sector]);
608 if (flash_isset (info, sector, 0, FLASH_STATUS_ECLBS |
609 FLASH_STATUS_PSLBS)) {
610 puts ("Command Sequence Error.\n");
611 } else if (flash_isset (info, sector, 0,
612 FLASH_STATUS_ECLBS)) {
613 puts ("Block Erase Error.\n");
614 retcode = ERR_NOT_ERASED;
615 } else if (flash_isset (info, sector, 0,
616 FLASH_STATUS_PSLBS)) {
617 puts ("Locking Error\n");
618 }
619 if (flash_isset (info, sector, 0, FLASH_STATUS_DPS)) {
620 puts ("Block locked.\n");
621 retcode = ERR_PROTECTED;
622 }
623 if (flash_isset (info, sector, 0, FLASH_STATUS_VPENS))
624 puts ("Vpp Low Error.\n");
625 }
626 flash_write_cmd (info, sector, 0, info->cmd_reset);
627 break;
628 default:
629 break;
630 }
631 return retcode;
632}
633
Thomas Choue5720822010-03-26 08:17:00 +0800634static int use_flash_status_poll(flash_info_t *info)
635{
636#ifdef CONFIG_SYS_CFI_FLASH_STATUS_POLL
637 if (info->vendor == CFI_CMDSET_AMD_EXTENDED ||
638 info->vendor == CFI_CMDSET_AMD_STANDARD)
639 return 1;
640#endif
641 return 0;
642}
643
644static int flash_status_poll(flash_info_t *info, void *src, void *dst,
645 ulong tout, char *prompt)
646{
647#ifdef CONFIG_SYS_CFI_FLASH_STATUS_POLL
648 ulong start;
649 int ready;
650
651#if CONFIG_SYS_HZ != 1000
652 if ((ulong)CONFIG_SYS_HZ > 100000)
653 tout *= (ulong)CONFIG_SYS_HZ / 1000; /* for a big HZ, avoid overflow */
654 else
655 tout = DIV_ROUND_UP(tout * (ulong)CONFIG_SYS_HZ, 1000);
656#endif
657
658 /* Wait for command completion */
Thomas Chou22d6c8f2010-04-01 11:15:05 +0800659 reset_timer();
Thomas Choue5720822010-03-26 08:17:00 +0800660 start = get_timer(0);
661 while (1) {
662 switch (info->portwidth) {
663 case FLASH_CFI_8BIT:
664 ready = flash_read8(dst) == flash_read8(src);
665 break;
666 case FLASH_CFI_16BIT:
667 ready = flash_read16(dst) == flash_read16(src);
668 break;
669 case FLASH_CFI_32BIT:
670 ready = flash_read32(dst) == flash_read32(src);
671 break;
672 case FLASH_CFI_64BIT:
673 ready = flash_read64(dst) == flash_read64(src);
674 break;
675 default:
676 ready = 0;
677 break;
678 }
679 if (ready)
680 break;
681 if (get_timer(start) > tout) {
682 printf("Flash %s timeout at address %lx data %lx\n",
683 prompt, (ulong)dst, (ulong)flash_read8(dst));
684 return ERR_TIMOUT;
685 }
686 udelay(1); /* also triggers watchdog */
687 }
688#endif /* CONFIG_SYS_CFI_FLASH_STATUS_POLL */
689 return ERR_OK;
690}
691
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200692/*-----------------------------------------------------------------------
693 */
694static void flash_add_byte (flash_info_t * info, cfiword_t * cword, uchar c)
695{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200696#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200697 unsigned short w;
698 unsigned int l;
699 unsigned long long ll;
700#endif
701
702 switch (info->portwidth) {
703 case FLASH_CFI_8BIT:
704 cword->c = c;
705 break;
706 case FLASH_CFI_16BIT:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200707#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200708 w = c;
709 w <<= 8;
710 cword->w = (cword->w >> 8) | w;
Michael Schwingen81b20cc2007-12-07 23:35:02 +0100711#else
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200712 cword->w = (cword->w << 8) | c;
Michael Schwingen81b20cc2007-12-07 23:35:02 +0100713#endif
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200714 break;
715 case FLASH_CFI_32BIT:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200716#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200717 l = c;
718 l <<= 24;
719 cword->l = (cword->l >> 8) | l;
720#else
721 cword->l = (cword->l << 8) | c;
Stefan Roese2662b402006-04-01 13:41:03 +0200722#endif
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200723 break;
724 case FLASH_CFI_64BIT:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200725#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200726 ll = c;
727 ll <<= 56;
728 cword->ll = (cword->ll >> 8) | ll;
729#else
730 cword->ll = (cword->ll << 8) | c;
731#endif
732 break;
wdenk5653fc32004-02-08 22:55:38 +0000733 }
wdenk5653fc32004-02-08 22:55:38 +0000734}
735
Jens Gehrlein0f8e8512008-12-16 17:25:55 +0100736/*
737 * Loop through the sector table starting from the previously found sector.
738 * Searches forwards or backwards, dependent on the passed address.
wdenk5653fc32004-02-08 22:55:38 +0000739 */
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200740static flash_sect_t find_sector (flash_info_t * info, ulong addr)
wdenk7680c142005-05-16 15:23:22 +0000741{
Jens Gehrlein0f8e8512008-12-16 17:25:55 +0100742 static flash_sect_t saved_sector = 0; /* previously found sector */
743 flash_sect_t sector = saved_sector;
wdenk7680c142005-05-16 15:23:22 +0000744
Jens Gehrlein0f8e8512008-12-16 17:25:55 +0100745 while ((info->start[sector] < addr)
746 && (sector < info->sector_count - 1))
747 sector++;
748 while ((info->start[sector] > addr) && (sector > 0))
749 /*
750 * also decrements the sector in case of an overshot
751 * in the first loop
752 */
753 sector--;
754
755 saved_sector = sector;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200756 return sector;
wdenk7680c142005-05-16 15:23:22 +0000757}
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200758
759/*-----------------------------------------------------------------------
760 */
761static int flash_write_cfiword (flash_info_t * info, ulong dest,
762 cfiword_t cword)
763{
Becky Bruce09ce9922009-02-02 16:34:51 -0600764 void *dstaddr = (void *)dest;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200765 int flag;
Jens Gehrleina7292872008-12-16 17:25:54 +0100766 flash_sect_t sect = 0;
767 char sect_found = 0;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200768
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200769 /* Check if Flash is (sufficiently) erased */
770 switch (info->portwidth) {
771 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100772 flag = ((flash_read8(dstaddr) & cword.c) == cword.c);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200773 break;
774 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100775 flag = ((flash_read16(dstaddr) & cword.w) == cword.w);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200776 break;
777 case FLASH_CFI_32BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100778 flag = ((flash_read32(dstaddr) & cword.l) == cword.l);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200779 break;
780 case FLASH_CFI_64BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100781 flag = ((flash_read64(dstaddr) & cword.ll) == cword.ll);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200782 break;
783 default:
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100784 flag = 0;
785 break;
786 }
Becky Bruce09ce9922009-02-02 16:34:51 -0600787 if (!flag)
Stefan Roese0dc80e22007-12-27 07:50:54 +0100788 return ERR_NOT_ERASED;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200789
790 /* Disable interrupts which might cause a timeout here */
791 flag = disable_interrupts ();
792
793 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400794 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200795 case CFI_CMDSET_INTEL_EXTENDED:
796 case CFI_CMDSET_INTEL_STANDARD:
797 flash_write_cmd (info, 0, 0, FLASH_CMD_CLEAR_STATUS);
798 flash_write_cmd (info, 0, 0, FLASH_CMD_WRITE);
799 break;
800 case CFI_CMDSET_AMD_EXTENDED:
801 case CFI_CMDSET_AMD_STANDARD:
Ed Swarthout0d01f662008-10-09 01:26:36 -0500802 sect = find_sector(info, dest);
803 flash_unlock_seq (info, sect);
804 flash_write_cmd (info, sect, info->addr_unlock1, AMD_CMD_WRITE);
Jens Gehrleina7292872008-12-16 17:25:54 +0100805 sect_found = 1;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200806 break;
Po-Yu Chuangb4db4a72009-07-10 18:03:57 +0800807#ifdef CONFIG_FLASH_CFI_LEGACY
808 case CFI_CMDSET_AMD_LEGACY:
809 sect = find_sector(info, dest);
810 flash_unlock_seq (info, 0);
811 flash_write_cmd (info, 0, info->addr_unlock1, AMD_CMD_WRITE);
812 sect_found = 1;
813 break;
814#endif
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200815 }
816
817 switch (info->portwidth) {
818 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100819 flash_write8(cword.c, dstaddr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200820 break;
821 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100822 flash_write16(cword.w, dstaddr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200823 break;
824 case FLASH_CFI_32BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100825 flash_write32(cword.l, dstaddr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200826 break;
827 case FLASH_CFI_64BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100828 flash_write64(cword.ll, dstaddr);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200829 break;
830 }
831
832 /* re-enable interrupts if necessary */
833 if (flag)
834 enable_interrupts ();
835
Jens Gehrleina7292872008-12-16 17:25:54 +0100836 if (!sect_found)
837 sect = find_sector (info, dest);
838
Thomas Choue5720822010-03-26 08:17:00 +0800839 if (use_flash_status_poll(info))
840 return flash_status_poll(info, &cword, dstaddr,
841 info->write_tout, "write");
842 else
843 return flash_full_status_check(info, sect,
844 info->write_tout, "write");
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200845}
846
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200847#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200848
849static int flash_write_cfibuffer (flash_info_t * info, ulong dest, uchar * cp,
850 int len)
851{
852 flash_sect_t sector;
853 int cnt;
854 int retcode;
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100855 void *src = cp;
Stefan Roeseec21d5c2009-02-05 11:25:57 +0100856 void *dst = (void *)dest;
Stefan Roese0dc80e22007-12-27 07:50:54 +0100857 void *dst2 = dst;
858 int flag = 0;
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200859 uint offset = 0;
860 unsigned int shift;
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400861 uchar write_cmd;
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100862
Stefan Roese0dc80e22007-12-27 07:50:54 +0100863 switch (info->portwidth) {
864 case FLASH_CFI_8BIT:
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200865 shift = 0;
Stefan Roese0dc80e22007-12-27 07:50:54 +0100866 break;
867 case FLASH_CFI_16BIT:
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200868 shift = 1;
Stefan Roese0dc80e22007-12-27 07:50:54 +0100869 break;
870 case FLASH_CFI_32BIT:
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200871 shift = 2;
Stefan Roese0dc80e22007-12-27 07:50:54 +0100872 break;
873 case FLASH_CFI_64BIT:
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200874 shift = 3;
Stefan Roese0dc80e22007-12-27 07:50:54 +0100875 break;
876 default:
877 retcode = ERR_INVAL;
878 goto out_unmap;
879 }
880
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200881 cnt = len >> shift;
882
Stefan Roese0dc80e22007-12-27 07:50:54 +0100883 while ((cnt-- > 0) && (flag == 0)) {
884 switch (info->portwidth) {
885 case FLASH_CFI_8BIT:
886 flag = ((flash_read8(dst2) & flash_read8(src)) ==
887 flash_read8(src));
888 src += 1, dst2 += 1;
889 break;
890 case FLASH_CFI_16BIT:
891 flag = ((flash_read16(dst2) & flash_read16(src)) ==
892 flash_read16(src));
893 src += 2, dst2 += 2;
894 break;
895 case FLASH_CFI_32BIT:
896 flag = ((flash_read32(dst2) & flash_read32(src)) ==
897 flash_read32(src));
898 src += 4, dst2 += 4;
899 break;
900 case FLASH_CFI_64BIT:
901 flag = ((flash_read64(dst2) & flash_read64(src)) ==
902 flash_read64(src));
903 src += 8, dst2 += 8;
904 break;
905 }
906 }
907 if (!flag) {
908 retcode = ERR_NOT_ERASED;
909 goto out_unmap;
910 }
911
912 src = cp;
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100913 sector = find_sector (info, dest);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200914
915 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400916 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200917 case CFI_CMDSET_INTEL_STANDARD:
918 case CFI_CMDSET_INTEL_EXTENDED:
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400919 write_cmd = (info->vendor == CFI_CMDSET_INTEL_PROG_REGIONS) ?
920 FLASH_CMD_WRITE_BUFFER_PROG : FLASH_CMD_WRITE_TO_BUFFER;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200921 flash_write_cmd (info, sector, 0, FLASH_CMD_CLEAR_STATUS);
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +0400922 flash_write_cmd (info, sector, 0, FLASH_CMD_READ_STATUS);
923 flash_write_cmd (info, sector, 0, write_cmd);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200924 retcode = flash_status_check (info, sector,
925 info->buffer_write_tout,
926 "write to buffer");
927 if (retcode == ERR_OK) {
928 /* reduce the number of loops by the width of
929 * the port */
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200930 cnt = len >> shift;
Vasiliy Leoenenko93c56f22008-05-07 21:24:44 +0400931 flash_write_cmd (info, sector, 0, cnt - 1);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200932 while (cnt-- > 0) {
933 switch (info->portwidth) {
934 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100935 flash_write8(flash_read8(src), dst);
936 src += 1, dst += 1;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200937 break;
938 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100939 flash_write16(flash_read16(src), dst);
940 src += 2, dst += 2;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200941 break;
942 case FLASH_CFI_32BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100943 flash_write32(flash_read32(src), dst);
944 src += 4, dst += 4;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200945 break;
946 case FLASH_CFI_64BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100947 flash_write64(flash_read64(src), dst);
948 src += 8, dst += 8;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200949 break;
950 default:
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100951 retcode = ERR_INVAL;
952 goto out_unmap;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200953 }
954 }
955 flash_write_cmd (info, sector, 0,
956 FLASH_CMD_WRITE_BUFFER_CONFIRM);
957 retcode = flash_full_status_check (
958 info, sector, info->buffer_write_tout,
959 "buffer write");
960 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +0100961
962 break;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200963
964 case CFI_CMDSET_AMD_STANDARD:
965 case CFI_CMDSET_AMD_EXTENDED:
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200966 flash_unlock_seq(info,0);
Guennadi Liakhovetski96ef8312008-04-03 13:36:02 +0200967
968#ifdef CONFIG_FLASH_SPANSION_S29WS_N
969 offset = ((unsigned long)dst - info->start[sector]) >> shift;
970#endif
971 flash_write_cmd(info, sector, offset, AMD_CMD_WRITE_TO_BUFFER);
972 cnt = len >> shift;
John Schmoller7dedefd2009-08-12 10:55:47 -0500973 flash_write_cmd(info, sector, offset, cnt - 1);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200974
975 switch (info->portwidth) {
976 case FLASH_CFI_8BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100977 while (cnt-- > 0) {
978 flash_write8(flash_read8(src), dst);
979 src += 1, dst += 1;
980 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200981 break;
982 case FLASH_CFI_16BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100983 while (cnt-- > 0) {
984 flash_write16(flash_read16(src), dst);
985 src += 2, dst += 2;
986 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200987 break;
988 case FLASH_CFI_32BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100989 while (cnt-- > 0) {
990 flash_write32(flash_read32(src), dst);
991 src += 4, dst += 4;
992 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200993 break;
994 case FLASH_CFI_64BIT:
Haavard Skinnemoencdbaefb2007-12-13 12:56:32 +0100995 while (cnt-- > 0) {
996 flash_write64(flash_read64(src), dst);
997 src += 8, dst += 8;
998 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +0200999 break;
1000 default:
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001001 retcode = ERR_INVAL;
1002 goto out_unmap;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001003 }
1004
1005 flash_write_cmd (info, sector, 0, AMD_CMD_WRITE_BUFFER_CONFIRM);
Thomas Choue5720822010-03-26 08:17:00 +08001006 if (use_flash_status_poll(info))
1007 retcode = flash_status_poll(info, src - (1 << shift),
1008 dst - (1 << shift),
1009 info->buffer_write_tout,
1010 "buffer write");
1011 else
1012 retcode = flash_full_status_check(info, sector,
1013 info->buffer_write_tout,
1014 "buffer write");
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001015 break;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001016
1017 default:
1018 debug ("Unknown Command Set\n");
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001019 retcode = ERR_INVAL;
1020 break;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001021 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001022
1023out_unmap:
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001024 return retcode;
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001025}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001026#endif /* CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001027
wdenk7680c142005-05-16 15:23:22 +00001028
1029/*-----------------------------------------------------------------------
1030 */
wdenkbf9e3b32004-02-12 00:47:09 +00001031int flash_erase (flash_info_t * info, int s_first, int s_last)
wdenk5653fc32004-02-08 22:55:38 +00001032{
1033 int rcode = 0;
1034 int prot;
1035 flash_sect_t sect;
Thomas Choue5720822010-03-26 08:17:00 +08001036 int st;
wdenk5653fc32004-02-08 22:55:38 +00001037
wdenkbf9e3b32004-02-12 00:47:09 +00001038 if (info->flash_id != FLASH_MAN_CFI) {
wdenk4b9206e2004-03-23 22:14:11 +00001039 puts ("Can't erase unknown flash type - aborted\n");
wdenk5653fc32004-02-08 22:55:38 +00001040 return 1;
1041 }
1042 if ((s_first < 0) || (s_first > s_last)) {
wdenk4b9206e2004-03-23 22:14:11 +00001043 puts ("- no sectors to erase\n");
wdenk5653fc32004-02-08 22:55:38 +00001044 return 1;
1045 }
1046
1047 prot = 0;
wdenkbf9e3b32004-02-12 00:47:09 +00001048 for (sect = s_first; sect <= s_last; ++sect) {
wdenk5653fc32004-02-08 22:55:38 +00001049 if (info->protect[sect]) {
1050 prot++;
1051 }
1052 }
1053 if (prot) {
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001054 printf ("- Warning: %d protected sectors will not be erased!\n",
1055 prot);
Piotr Ziecik6ea808e2008-11-17 15:49:32 +01001056 } else if (flash_verbose) {
wdenk4b9206e2004-03-23 22:14:11 +00001057 putc ('\n');
wdenk5653fc32004-02-08 22:55:38 +00001058 }
1059
1060
wdenkbf9e3b32004-02-12 00:47:09 +00001061 for (sect = s_first; sect <= s_last; sect++) {
wdenk5653fc32004-02-08 22:55:38 +00001062 if (info->protect[sect] == 0) { /* not protected */
wdenkbf9e3b32004-02-12 00:47:09 +00001063 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +04001064 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk5653fc32004-02-08 22:55:38 +00001065 case CFI_CMDSET_INTEL_STANDARD:
1066 case CFI_CMDSET_INTEL_EXTENDED:
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001067 flash_write_cmd (info, sect, 0,
1068 FLASH_CMD_CLEAR_STATUS);
1069 flash_write_cmd (info, sect, 0,
1070 FLASH_CMD_BLOCK_ERASE);
1071 flash_write_cmd (info, sect, 0,
1072 FLASH_CMD_ERASE_CONFIRM);
wdenk5653fc32004-02-08 22:55:38 +00001073 break;
1074 case CFI_CMDSET_AMD_STANDARD:
1075 case CFI_CMDSET_AMD_EXTENDED:
wdenkbf9e3b32004-02-12 00:47:09 +00001076 flash_unlock_seq (info, sect);
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001077 flash_write_cmd (info, sect,
1078 info->addr_unlock1,
1079 AMD_CMD_ERASE_START);
wdenkbf9e3b32004-02-12 00:47:09 +00001080 flash_unlock_seq (info, sect);
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001081 flash_write_cmd (info, sect, 0,
1082 AMD_CMD_ERASE_SECTOR);
wdenk5653fc32004-02-08 22:55:38 +00001083 break;
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001084#ifdef CONFIG_FLASH_CFI_LEGACY
1085 case CFI_CMDSET_AMD_LEGACY:
1086 flash_unlock_seq (info, 0);
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001087 flash_write_cmd (info, 0, info->addr_unlock1,
1088 AMD_CMD_ERASE_START);
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001089 flash_unlock_seq (info, 0);
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001090 flash_write_cmd (info, sect, 0,
1091 AMD_CMD_ERASE_SECTOR);
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001092 break;
1093#endif
wdenk5653fc32004-02-08 22:55:38 +00001094 default:
wdenkbf9e3b32004-02-12 00:47:09 +00001095 debug ("Unkown flash vendor %d\n",
1096 info->vendor);
wdenk5653fc32004-02-08 22:55:38 +00001097 break;
1098 }
1099
Thomas Choue5720822010-03-26 08:17:00 +08001100 if (use_flash_status_poll(info)) {
1101 cfiword_t cword = (cfiword_t)0xffffffffffffffffULL;
1102 void *dest;
1103 dest = flash_map(info, sect, 0);
1104 st = flash_status_poll(info, &cword, dest,
1105 info->erase_blk_tout, "erase");
1106 flash_unmap(info, sect, 0, dest);
1107 } else
1108 st = flash_full_status_check(info, sect,
1109 info->erase_blk_tout,
1110 "erase");
1111 if (st)
wdenk5653fc32004-02-08 22:55:38 +00001112 rcode = 1;
Thomas Choue5720822010-03-26 08:17:00 +08001113 else if (flash_verbose)
wdenk4b9206e2004-03-23 22:14:11 +00001114 putc ('.');
wdenk5653fc32004-02-08 22:55:38 +00001115 }
1116 }
Piotr Ziecik6ea808e2008-11-17 15:49:32 +01001117
1118 if (flash_verbose)
1119 puts (" done\n");
1120
wdenk5653fc32004-02-08 22:55:38 +00001121 return rcode;
1122}
1123
Stefan Roese70084df2010-08-13 09:36:36 +02001124#ifdef CONFIG_SYS_FLASH_EMPTY_INFO
1125static int sector_erased(flash_info_t *info, int i)
1126{
1127 int k;
1128 int size;
Stefan Roese4d2ca9d2010-10-25 18:31:39 +02001129 u32 *flash;
Stefan Roese70084df2010-08-13 09:36:36 +02001130
1131 /*
1132 * Check if whole sector is erased
1133 */
1134 size = flash_sector_size(info, i);
Stefan Roese4d2ca9d2010-10-25 18:31:39 +02001135 flash = (u32 *)info->start[i];
Stefan Roese70084df2010-08-13 09:36:36 +02001136 /* divide by 4 for longword access */
1137 size = size >> 2;
1138
1139 for (k = 0; k < size; k++) {
Stefan Roese4d2ca9d2010-10-25 18:31:39 +02001140 if (flash_read32(flash++) != 0xffffffff)
Stefan Roese70084df2010-08-13 09:36:36 +02001141 return 0; /* not erased */
1142 }
1143
1144 return 1; /* erased */
1145}
1146#endif /* CONFIG_SYS_FLASH_EMPTY_INFO */
1147
wdenkbf9e3b32004-02-12 00:47:09 +00001148void flash_print_info (flash_info_t * info)
wdenk5653fc32004-02-08 22:55:38 +00001149{
1150 int i;
1151
1152 if (info->flash_id != FLASH_MAN_CFI) {
wdenk4b9206e2004-03-23 22:14:11 +00001153 puts ("missing or unknown FLASH type\n");
wdenk5653fc32004-02-08 22:55:38 +00001154 return;
1155 }
1156
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001157 printf ("%s FLASH (%d x %d)",
1158 info->name,
wdenkbf9e3b32004-02-12 00:47:09 +00001159 (info->portwidth << 3), (info->chipwidth << 3));
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001160 if (info->size < 1024*1024)
1161 printf (" Size: %ld kB in %d Sectors\n",
1162 info->size >> 10, info->sector_count);
1163 else
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001164 printf (" Size: %ld MB in %d Sectors\n",
1165 info->size >> 20, info->sector_count);
Stefan Roese260421a2006-11-13 13:55:24 +01001166 printf (" ");
1167 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +04001168 case CFI_CMDSET_INTEL_PROG_REGIONS:
1169 printf ("Intel Prog Regions");
1170 break;
Stefan Roese260421a2006-11-13 13:55:24 +01001171 case CFI_CMDSET_INTEL_STANDARD:
1172 printf ("Intel Standard");
1173 break;
1174 case CFI_CMDSET_INTEL_EXTENDED:
1175 printf ("Intel Extended");
1176 break;
1177 case CFI_CMDSET_AMD_STANDARD:
1178 printf ("AMD Standard");
1179 break;
1180 case CFI_CMDSET_AMD_EXTENDED:
1181 printf ("AMD Extended");
1182 break;
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001183#ifdef CONFIG_FLASH_CFI_LEGACY
1184 case CFI_CMDSET_AMD_LEGACY:
1185 printf ("AMD Legacy");
1186 break;
1187#endif
Stefan Roese260421a2006-11-13 13:55:24 +01001188 default:
1189 printf ("Unknown (%d)", info->vendor);
1190 break;
1191 }
Philippe De Muyterd77c7ac2010-08-10 16:54:52 +02001192 printf (" command set, Manufacturer ID: 0x%02X, Device ID: 0x",
1193 info->manufacturer_id);
1194 printf (info->chipwidth == FLASH_CFI_16BIT ? "%04X" : "%02X",
1195 info->device_id);
Stefan Roese260421a2006-11-13 13:55:24 +01001196 if (info->device_id == 0x7E) {
1197 printf("%04X", info->device_id2);
1198 }
1199 printf ("\n Erase timeout: %ld ms, write timeout: %ld ms\n",
wdenk028ab6b2004-02-23 23:54:43 +00001200 info->erase_blk_tout,
Stefan Roese260421a2006-11-13 13:55:24 +01001201 info->write_tout);
1202 if (info->buffer_size > 1) {
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001203 printf (" Buffer write timeout: %ld ms, "
1204 "buffer size: %d bytes\n",
wdenk028ab6b2004-02-23 23:54:43 +00001205 info->buffer_write_tout,
1206 info->buffer_size);
Stefan Roese260421a2006-11-13 13:55:24 +01001207 }
wdenk5653fc32004-02-08 22:55:38 +00001208
Stefan Roese260421a2006-11-13 13:55:24 +01001209 puts ("\n Sector Start Addresses:");
wdenkbf9e3b32004-02-12 00:47:09 +00001210 for (i = 0; i < info->sector_count; ++i) {
Kim Phillips2e973942010-07-26 18:35:39 -05001211 if (ctrlc())
Stefan Roese70084df2010-08-13 09:36:36 +02001212 break;
Stefan Roese260421a2006-11-13 13:55:24 +01001213 if ((i % 5) == 0)
Stefan Roese70084df2010-08-13 09:36:36 +02001214 putc('\n');
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001215#ifdef CONFIG_SYS_FLASH_EMPTY_INFO
wdenk5653fc32004-02-08 22:55:38 +00001216 /* print empty and read-only info */
Stefan Roese260421a2006-11-13 13:55:24 +01001217 printf (" %08lX %c %s ",
wdenk5653fc32004-02-08 22:55:38 +00001218 info->start[i],
Stefan Roese70084df2010-08-13 09:36:36 +02001219 sector_erased(info, i) ? 'E' : ' ',
Stefan Roese260421a2006-11-13 13:55:24 +01001220 info->protect[i] ? "RO" : " ");
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001221#else /* ! CONFIG_SYS_FLASH_EMPTY_INFO */
Stefan Roese260421a2006-11-13 13:55:24 +01001222 printf (" %08lX %s ",
1223 info->start[i],
1224 info->protect[i] ? "RO" : " ");
wdenk5653fc32004-02-08 22:55:38 +00001225#endif
1226 }
wdenk4b9206e2004-03-23 22:14:11 +00001227 putc ('\n');
wdenk5653fc32004-02-08 22:55:38 +00001228 return;
1229}
1230
1231/*-----------------------------------------------------------------------
Jerry Van Baren9a042e92008-03-08 13:48:01 -05001232 * This is used in a few places in write_buf() to show programming
1233 * progress. Making it a function is nasty because it needs to do side
1234 * effect updates to digit and dots. Repeated code is nasty too, so
1235 * we define it once here.
1236 */
Stefan Roesef0105722008-03-19 07:09:26 +01001237#ifdef CONFIG_FLASH_SHOW_PROGRESS
1238#define FLASH_SHOW_PROGRESS(scale, dots, digit, dots_sub) \
Piotr Ziecik6ea808e2008-11-17 15:49:32 +01001239 if (flash_verbose) { \
1240 dots -= dots_sub; \
1241 if ((scale > 0) && (dots <= 0)) { \
1242 if ((digit % 5) == 0) \
1243 printf ("%d", digit / 5); \
1244 else \
1245 putc ('.'); \
1246 digit--; \
1247 dots += scale; \
1248 } \
Jerry Van Baren9a042e92008-03-08 13:48:01 -05001249 }
Stefan Roesef0105722008-03-19 07:09:26 +01001250#else
1251#define FLASH_SHOW_PROGRESS(scale, dots, digit, dots_sub)
1252#endif
Jerry Van Baren9a042e92008-03-08 13:48:01 -05001253
1254/*-----------------------------------------------------------------------
wdenk5653fc32004-02-08 22:55:38 +00001255 * Copy memory to flash, returns:
1256 * 0 - OK
1257 * 1 - write timeout
1258 * 2 - Flash not erased
1259 */
wdenkbf9e3b32004-02-12 00:47:09 +00001260int write_buff (flash_info_t * info, uchar * src, ulong addr, ulong cnt)
wdenk5653fc32004-02-08 22:55:38 +00001261{
1262 ulong wp;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001263 uchar *p;
wdenk5653fc32004-02-08 22:55:38 +00001264 int aln;
1265 cfiword_t cword;
1266 int i, rc;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001267#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
wdenkbf9e3b32004-02-12 00:47:09 +00001268 int buffered_size;
1269#endif
Jerry Van Baren9a042e92008-03-08 13:48:01 -05001270#ifdef CONFIG_FLASH_SHOW_PROGRESS
1271 int digit = CONFIG_FLASH_SHOW_PROGRESS;
1272 int scale = 0;
1273 int dots = 0;
1274
1275 /*
1276 * Suppress if there are fewer than CONFIG_FLASH_SHOW_PROGRESS writes.
1277 */
1278 if (cnt >= CONFIG_FLASH_SHOW_PROGRESS) {
1279 scale = (int)((cnt + CONFIG_FLASH_SHOW_PROGRESS - 1) /
1280 CONFIG_FLASH_SHOW_PROGRESS);
1281 }
1282#endif
1283
wdenkbf9e3b32004-02-12 00:47:09 +00001284 /* get lower aligned address */
wdenk5653fc32004-02-08 22:55:38 +00001285 wp = (addr & ~(info->portwidth - 1));
1286
1287 /* handle unaligned start */
wdenkbf9e3b32004-02-12 00:47:09 +00001288 if ((aln = addr - wp) != 0) {
wdenk5653fc32004-02-08 22:55:38 +00001289 cword.l = 0;
Becky Bruce09ce9922009-02-02 16:34:51 -06001290 p = (uchar *)wp;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001291 for (i = 0; i < aln; ++i)
1292 flash_add_byte (info, &cword, flash_read8(p + i));
wdenk5653fc32004-02-08 22:55:38 +00001293
wdenkbf9e3b32004-02-12 00:47:09 +00001294 for (; (i < info->portwidth) && (cnt > 0); i++) {
1295 flash_add_byte (info, &cword, *src++);
wdenk5653fc32004-02-08 22:55:38 +00001296 cnt--;
wdenk5653fc32004-02-08 22:55:38 +00001297 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001298 for (; (cnt == 0) && (i < info->portwidth); ++i)
1299 flash_add_byte (info, &cword, flash_read8(p + i));
1300
1301 rc = flash_write_cfiword (info, wp, cword);
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001302 if (rc != 0)
wdenk5653fc32004-02-08 22:55:38 +00001303 return rc;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001304
1305 wp += i;
Stefan Roesef0105722008-03-19 07:09:26 +01001306 FLASH_SHOW_PROGRESS(scale, dots, digit, i);
wdenk5653fc32004-02-08 22:55:38 +00001307 }
1308
wdenkbf9e3b32004-02-12 00:47:09 +00001309 /* handle the aligned part */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001310#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
wdenkbf9e3b32004-02-12 00:47:09 +00001311 buffered_size = (info->portwidth / info->chipwidth);
1312 buffered_size *= info->buffer_size;
1313 while (cnt >= info->portwidth) {
Stefan Roese79b4cda2006-02-28 15:29:58 +01001314 /* prohibit buffer write when buffer_size is 1 */
1315 if (info->buffer_size == 1) {
1316 cword.l = 0;
1317 for (i = 0; i < info->portwidth; i++)
1318 flash_add_byte (info, &cword, *src++);
1319 if ((rc = flash_write_cfiword (info, wp, cword)) != 0)
1320 return rc;
1321 wp += info->portwidth;
1322 cnt -= info->portwidth;
1323 continue;
1324 }
1325
1326 /* write buffer until next buffered_size aligned boundary */
1327 i = buffered_size - (wp % buffered_size);
1328 if (i > cnt)
1329 i = cnt;
wdenkbf9e3b32004-02-12 00:47:09 +00001330 if ((rc = flash_write_cfibuffer (info, wp, src, i)) != ERR_OK)
wdenk5653fc32004-02-08 22:55:38 +00001331 return rc;
Wolfgang Denk8d4ba3d2005-08-12 22:35:59 +02001332 i -= i & (info->portwidth - 1);
wdenk5653fc32004-02-08 22:55:38 +00001333 wp += i;
1334 src += i;
wdenkbf9e3b32004-02-12 00:47:09 +00001335 cnt -= i;
Stefan Roesef0105722008-03-19 07:09:26 +01001336 FLASH_SHOW_PROGRESS(scale, dots, digit, i);
wdenk5653fc32004-02-08 22:55:38 +00001337 }
1338#else
wdenkbf9e3b32004-02-12 00:47:09 +00001339 while (cnt >= info->portwidth) {
wdenk5653fc32004-02-08 22:55:38 +00001340 cword.l = 0;
wdenkbf9e3b32004-02-12 00:47:09 +00001341 for (i = 0; i < info->portwidth; i++) {
1342 flash_add_byte (info, &cword, *src++);
wdenk5653fc32004-02-08 22:55:38 +00001343 }
wdenkbf9e3b32004-02-12 00:47:09 +00001344 if ((rc = flash_write_cfiword (info, wp, cword)) != 0)
wdenk5653fc32004-02-08 22:55:38 +00001345 return rc;
1346 wp += info->portwidth;
1347 cnt -= info->portwidth;
Stefan Roesef0105722008-03-19 07:09:26 +01001348 FLASH_SHOW_PROGRESS(scale, dots, digit, info->portwidth);
wdenk5653fc32004-02-08 22:55:38 +00001349 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001350#endif /* CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Jerry Van Baren9a042e92008-03-08 13:48:01 -05001351
wdenk5653fc32004-02-08 22:55:38 +00001352 if (cnt == 0) {
1353 return (0);
1354 }
1355
1356 /*
1357 * handle unaligned tail bytes
1358 */
1359 cword.l = 0;
Becky Bruce09ce9922009-02-02 16:34:51 -06001360 p = (uchar *)wp;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001361 for (i = 0; (i < info->portwidth) && (cnt > 0); ++i) {
wdenkbf9e3b32004-02-12 00:47:09 +00001362 flash_add_byte (info, &cword, *src++);
wdenk5653fc32004-02-08 22:55:38 +00001363 --cnt;
1364 }
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001365 for (; i < info->portwidth; ++i)
1366 flash_add_byte (info, &cword, flash_read8(p + i));
wdenk5653fc32004-02-08 22:55:38 +00001367
wdenkbf9e3b32004-02-12 00:47:09 +00001368 return flash_write_cfiword (info, wp, cword);
wdenk5653fc32004-02-08 22:55:38 +00001369}
1370
1371/*-----------------------------------------------------------------------
1372 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001373#ifdef CONFIG_SYS_FLASH_PROTECTION
wdenk5653fc32004-02-08 22:55:38 +00001374
wdenkbf9e3b32004-02-12 00:47:09 +00001375int flash_real_protect (flash_info_t * info, long sector, int prot)
wdenk5653fc32004-02-08 22:55:38 +00001376{
1377 int retcode = 0;
1378
Rafael Camposbc9019e2008-07-31 10:22:20 +02001379 switch (info->vendor) {
1380 case CFI_CMDSET_INTEL_PROG_REGIONS:
1381 case CFI_CMDSET_INTEL_STANDARD:
Nick Spence9e8e63c2008-08-19 22:21:16 -07001382 case CFI_CMDSET_INTEL_EXTENDED:
Philippe De Muyter54652992010-08-17 18:40:25 +02001383 /*
1384 * see errata called
1385 * "Numonyx Axcell P33/P30 Specification Update" :)
1386 */
1387 flash_write_cmd (info, sector, 0, FLASH_CMD_READ_ID);
1388 if (!flash_isequal (info, sector, FLASH_OFFSET_PROTECT,
1389 prot)) {
1390 /*
1391 * cmd must come before FLASH_CMD_PROTECT + 20us
1392 * Disable interrupts which might cause a timeout here.
1393 */
1394 int flag = disable_interrupts ();
1395 unsigned short cmd;
1396
1397 if (prot)
1398 cmd = FLASH_CMD_PROTECT_SET;
1399 else
1400 cmd = FLASH_CMD_PROTECT_CLEAR;
1401
Rafael Camposbc9019e2008-07-31 10:22:20 +02001402 flash_write_cmd (info, sector, 0,
Philippe De Muyter54652992010-08-17 18:40:25 +02001403 FLASH_CMD_PROTECT);
1404 flash_write_cmd (info, sector, 0, cmd);
1405 /* re-enable interrupts if necessary */
1406 if (flag)
1407 enable_interrupts ();
1408 }
Rafael Camposbc9019e2008-07-31 10:22:20 +02001409 break;
1410 case CFI_CMDSET_AMD_EXTENDED:
1411 case CFI_CMDSET_AMD_STANDARD:
Rafael Camposbc9019e2008-07-31 10:22:20 +02001412 /* U-Boot only checks the first byte */
1413 if (info->manufacturer_id == (uchar)ATM_MANUFACT) {
1414 if (prot) {
1415 flash_unlock_seq (info, 0);
1416 flash_write_cmd (info, 0,
1417 info->addr_unlock1,
1418 ATM_CMD_SOFTLOCK_START);
1419 flash_unlock_seq (info, 0);
1420 flash_write_cmd (info, sector, 0,
1421 ATM_CMD_LOCK_SECT);
1422 } else {
1423 flash_write_cmd (info, 0,
1424 info->addr_unlock1,
1425 AMD_CMD_UNLOCK_START);
1426 if (info->device_id == ATM_ID_BV6416)
1427 flash_write_cmd (info, sector,
1428 0, ATM_CMD_UNLOCK_SECT);
1429 }
1430 }
1431 break;
TsiChung Liew4e00acd2008-08-19 16:53:39 +00001432#ifdef CONFIG_FLASH_CFI_LEGACY
1433 case CFI_CMDSET_AMD_LEGACY:
1434 flash_write_cmd (info, sector, 0, FLASH_CMD_CLEAR_STATUS);
1435 flash_write_cmd (info, sector, 0, FLASH_CMD_PROTECT);
1436 if (prot)
1437 flash_write_cmd (info, sector, 0, FLASH_CMD_PROTECT_SET);
1438 else
1439 flash_write_cmd (info, sector, 0, FLASH_CMD_PROTECT_CLEAR);
1440#endif
Rafael Camposbc9019e2008-07-31 10:22:20 +02001441 };
wdenk5653fc32004-02-08 22:55:38 +00001442
Stefan Roesedf4e8132010-10-25 18:31:29 +02001443 /*
1444 * Flash needs to be in status register read mode for
1445 * flash_full_status_check() to work correctly
1446 */
1447 flash_write_cmd(info, sector, 0, FLASH_CMD_READ_STATUS);
wdenkbf9e3b32004-02-12 00:47:09 +00001448 if ((retcode =
1449 flash_full_status_check (info, sector, info->erase_blk_tout,
1450 prot ? "protect" : "unprotect")) == 0) {
wdenk5653fc32004-02-08 22:55:38 +00001451
1452 info->protect[sector] = prot;
Stefan Roese2662b402006-04-01 13:41:03 +02001453
1454 /*
1455 * On some of Intel's flash chips (marked via legacy_unlock)
1456 * unprotect unprotects all locking.
1457 */
1458 if ((prot == 0) && (info->legacy_unlock)) {
wdenk5653fc32004-02-08 22:55:38 +00001459 flash_sect_t i;
wdenkbf9e3b32004-02-12 00:47:09 +00001460
1461 for (i = 0; i < info->sector_count; i++) {
1462 if (info->protect[i])
1463 flash_real_protect (info, i, 1);
wdenk5653fc32004-02-08 22:55:38 +00001464 }
1465 }
1466 }
wdenk5653fc32004-02-08 22:55:38 +00001467 return retcode;
wdenkbf9e3b32004-02-12 00:47:09 +00001468}
1469
wdenk5653fc32004-02-08 22:55:38 +00001470/*-----------------------------------------------------------------------
1471 * flash_read_user_serial - read the OneTimeProgramming cells
1472 */
wdenkbf9e3b32004-02-12 00:47:09 +00001473void flash_read_user_serial (flash_info_t * info, void *buffer, int offset,
1474 int len)
wdenk5653fc32004-02-08 22:55:38 +00001475{
wdenkbf9e3b32004-02-12 00:47:09 +00001476 uchar *src;
1477 uchar *dst;
wdenk5653fc32004-02-08 22:55:38 +00001478
1479 dst = buffer;
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001480 src = flash_map (info, 0, FLASH_OFFSET_USER_PROTECTION);
wdenkbf9e3b32004-02-12 00:47:09 +00001481 flash_write_cmd (info, 0, 0, FLASH_CMD_READ_ID);
1482 memcpy (dst, src + offset, len);
Wolfgang Denkdb421e62005-09-25 16:41:22 +02001483 flash_write_cmd (info, 0, 0, info->cmd_reset);
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001484 flash_unmap(info, 0, FLASH_OFFSET_USER_PROTECTION, src);
wdenk5653fc32004-02-08 22:55:38 +00001485}
wdenkbf9e3b32004-02-12 00:47:09 +00001486
wdenk5653fc32004-02-08 22:55:38 +00001487/*
1488 * flash_read_factory_serial - read the device Id from the protection area
1489 */
wdenkbf9e3b32004-02-12 00:47:09 +00001490void flash_read_factory_serial (flash_info_t * info, void *buffer, int offset,
1491 int len)
wdenk5653fc32004-02-08 22:55:38 +00001492{
wdenkbf9e3b32004-02-12 00:47:09 +00001493 uchar *src;
wdenkcd37d9e2004-02-10 00:03:41 +00001494
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001495 src = flash_map (info, 0, FLASH_OFFSET_INTEL_PROTECTION);
wdenkbf9e3b32004-02-12 00:47:09 +00001496 flash_write_cmd (info, 0, 0, FLASH_CMD_READ_ID);
1497 memcpy (buffer, src + offset, len);
Wolfgang Denkdb421e62005-09-25 16:41:22 +02001498 flash_write_cmd (info, 0, 0, info->cmd_reset);
Haavard Skinnemoen12d30aa2007-12-13 12:56:34 +01001499 flash_unmap(info, 0, FLASH_OFFSET_INTEL_PROTECTION, src);
wdenk5653fc32004-02-08 22:55:38 +00001500}
1501
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001502#endif /* CONFIG_SYS_FLASH_PROTECTION */
wdenk5653fc32004-02-08 22:55:38 +00001503
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001504/*-----------------------------------------------------------------------
1505 * Reverse the order of the erase regions in the CFI QRY structure.
1506 * This is needed for chips that are either a) correctly detected as
1507 * top-boot, or b) buggy.
1508 */
1509static void cfi_reverse_geometry(struct cfi_qry *qry)
1510{
1511 unsigned int i, j;
1512 u32 tmp;
1513
1514 for (i = 0, j = qry->num_erase_regions - 1; i < j; i++, j--) {
1515 tmp = qry->erase_region_info[i];
1516 qry->erase_region_info[i] = qry->erase_region_info[j];
1517 qry->erase_region_info[j] = tmp;
1518 }
1519}
wdenk5653fc32004-02-08 22:55:38 +00001520
1521/*-----------------------------------------------------------------------
Stefan Roese260421a2006-11-13 13:55:24 +01001522 * read jedec ids from device and set corresponding fields in info struct
1523 *
1524 * Note: assume cfi->vendor, cfi->portwidth and cfi->chipwidth are correct
1525 *
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001526 */
1527static void cmdset_intel_read_jedec_ids(flash_info_t *info)
1528{
1529 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
1530 flash_write_cmd(info, 0, 0, FLASH_CMD_READ_ID);
1531 udelay(1000); /* some flash are slow to respond */
1532 info->manufacturer_id = flash_read_uchar (info,
1533 FLASH_OFFSET_MANUFACTURER_ID);
Philippe De Muyterd77c7ac2010-08-10 16:54:52 +02001534 info->device_id = (info->chipwidth == FLASH_CFI_16BIT) ?
1535 flash_read_word (info, FLASH_OFFSET_DEVICE_ID) :
1536 flash_read_uchar (info, FLASH_OFFSET_DEVICE_ID);
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001537 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
1538}
1539
1540static int cmdset_intel_init(flash_info_t *info, struct cfi_qry *qry)
1541{
1542 info->cmd_reset = FLASH_CMD_RESET;
1543
1544 cmdset_intel_read_jedec_ids(info);
1545 flash_write_cmd(info, 0, info->cfi_offset, FLASH_CMD_CFI);
1546
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001547#ifdef CONFIG_SYS_FLASH_PROTECTION
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001548 /* read legacy lock/unlock bit from intel flash */
1549 if (info->ext_addr) {
1550 info->legacy_unlock = flash_read_uchar (info,
1551 info->ext_addr + 5) & 0x08;
1552 }
1553#endif
1554
1555 return 0;
1556}
1557
1558static void cmdset_amd_read_jedec_ids(flash_info_t *info)
1559{
Niklaus Giger3a7b2c22009-07-22 17:13:24 +02001560 ushort bankId = 0;
1561 uchar manuId;
1562
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001563 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
1564 flash_unlock_seq(info, 0);
1565 flash_write_cmd(info, 0, info->addr_unlock1, FLASH_CMD_READ_ID);
1566 udelay(1000); /* some flash are slow to respond */
Tor Krill90447ec2008-03-28 11:29:10 +01001567
Niklaus Giger3a7b2c22009-07-22 17:13:24 +02001568 manuId = flash_read_uchar (info, FLASH_OFFSET_MANUFACTURER_ID);
1569 /* JEDEC JEP106Z specifies ID codes up to bank 7 */
1570 while (manuId == FLASH_CONTINUATION_CODE && bankId < 0x800) {
1571 bankId += 0x100;
1572 manuId = flash_read_uchar (info,
1573 bankId | FLASH_OFFSET_MANUFACTURER_ID);
1574 }
1575 info->manufacturer_id = manuId;
Tor Krill90447ec2008-03-28 11:29:10 +01001576
1577 switch (info->chipwidth){
1578 case FLASH_CFI_8BIT:
1579 info->device_id = flash_read_uchar (info,
1580 FLASH_OFFSET_DEVICE_ID);
1581 if (info->device_id == 0x7E) {
1582 /* AMD 3-byte (expanded) device ids */
1583 info->device_id2 = flash_read_uchar (info,
1584 FLASH_OFFSET_DEVICE_ID2);
1585 info->device_id2 <<= 8;
1586 info->device_id2 |= flash_read_uchar (info,
1587 FLASH_OFFSET_DEVICE_ID3);
1588 }
1589 break;
1590 case FLASH_CFI_16BIT:
1591 info->device_id = flash_read_word (info,
1592 FLASH_OFFSET_DEVICE_ID);
1593 break;
1594 default:
1595 break;
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001596 }
1597 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
1598}
1599
1600static int cmdset_amd_init(flash_info_t *info, struct cfi_qry *qry)
1601{
1602 info->cmd_reset = AMD_CMD_RESET;
1603
1604 cmdset_amd_read_jedec_ids(info);
1605 flash_write_cmd(info, 0, info->cfi_offset, FLASH_CMD_CFI);
1606
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001607 return 0;
1608}
1609
1610#ifdef CONFIG_FLASH_CFI_LEGACY
Stefan Roese260421a2006-11-13 13:55:24 +01001611static void flash_read_jedec_ids (flash_info_t * info)
1612{
1613 info->manufacturer_id = 0;
1614 info->device_id = 0;
1615 info->device_id2 = 0;
1616
1617 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +04001618 case CFI_CMDSET_INTEL_PROG_REGIONS:
Stefan Roese260421a2006-11-13 13:55:24 +01001619 case CFI_CMDSET_INTEL_STANDARD:
1620 case CFI_CMDSET_INTEL_EXTENDED:
Michael Schwingen8225d1e2008-01-12 20:29:47 +01001621 cmdset_intel_read_jedec_ids(info);
Stefan Roese260421a2006-11-13 13:55:24 +01001622 break;
1623 case CFI_CMDSET_AMD_STANDARD:
1624 case CFI_CMDSET_AMD_EXTENDED:
Michael Schwingen8225d1e2008-01-12 20:29:47 +01001625 cmdset_amd_read_jedec_ids(info);
Stefan Roese260421a2006-11-13 13:55:24 +01001626 break;
1627 default:
1628 break;
1629 }
1630}
1631
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001632/*-----------------------------------------------------------------------
1633 * Call board code to request info about non-CFI flash.
1634 * board_flash_get_legacy needs to fill in at least:
1635 * info->portwidth, info->chipwidth and info->interface for Jedec probing.
1636 */
Becky Bruce09ce9922009-02-02 16:34:51 -06001637static int flash_detect_legacy(phys_addr_t base, int banknum)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001638{
1639 flash_info_t *info = &flash_info[banknum];
1640
1641 if (board_flash_get_legacy(base, banknum, info)) {
1642 /* board code may have filled info completely. If not, we
1643 use JEDEC ID probing. */
1644 if (!info->vendor) {
1645 int modes[] = {
1646 CFI_CMDSET_AMD_STANDARD,
1647 CFI_CMDSET_INTEL_STANDARD
1648 };
1649 int i;
1650
1651 for (i = 0; i < sizeof(modes) / sizeof(modes[0]); i++) {
1652 info->vendor = modes[i];
Becky Bruce09ce9922009-02-02 16:34:51 -06001653 info->start[0] =
1654 (ulong)map_physmem(base,
Stefan Roesee1fb6d02009-02-05 11:44:52 +01001655 info->portwidth,
Becky Bruce09ce9922009-02-02 16:34:51 -06001656 MAP_NOCACHE);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001657 if (info->portwidth == FLASH_CFI_8BIT
1658 && info->interface == FLASH_CFI_X8X16) {
1659 info->addr_unlock1 = 0x2AAA;
1660 info->addr_unlock2 = 0x5555;
1661 } else {
1662 info->addr_unlock1 = 0x5555;
1663 info->addr_unlock2 = 0x2AAA;
1664 }
1665 flash_read_jedec_ids(info);
1666 debug("JEDEC PROBE: ID %x %x %x\n",
1667 info->manufacturer_id,
1668 info->device_id,
1669 info->device_id2);
Becky Bruce09ce9922009-02-02 16:34:51 -06001670 if (jedec_flash_match(info, info->start[0]))
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001671 break;
Becky Bruce09ce9922009-02-02 16:34:51 -06001672 else
Stefan Roesee1fb6d02009-02-05 11:44:52 +01001673 unmap_physmem((void *)info->start[0],
Becky Bruce09ce9922009-02-02 16:34:51 -06001674 MAP_NOCACHE);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001675 }
1676 }
1677
1678 switch(info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +04001679 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001680 case CFI_CMDSET_INTEL_STANDARD:
1681 case CFI_CMDSET_INTEL_EXTENDED:
1682 info->cmd_reset = FLASH_CMD_RESET;
1683 break;
1684 case CFI_CMDSET_AMD_STANDARD:
1685 case CFI_CMDSET_AMD_EXTENDED:
1686 case CFI_CMDSET_AMD_LEGACY:
1687 info->cmd_reset = AMD_CMD_RESET;
1688 break;
1689 }
1690 info->flash_id = FLASH_MAN_CFI;
1691 return 1;
1692 }
1693 return 0; /* use CFI */
1694}
1695#else
Becky Bruce09ce9922009-02-02 16:34:51 -06001696static inline int flash_detect_legacy(phys_addr_t base, int banknum)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02001697{
1698 return 0; /* use CFI */
1699}
1700#endif
1701
Stefan Roese260421a2006-11-13 13:55:24 +01001702/*-----------------------------------------------------------------------
wdenk5653fc32004-02-08 22:55:38 +00001703 * detect if flash is compatible with the Common Flash Interface (CFI)
1704 * http://www.jedec.org/download/search/jesd68.pdf
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001705 */
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001706static void flash_read_cfi (flash_info_t *info, void *buf,
1707 unsigned int start, size_t len)
1708{
1709 u8 *p = buf;
1710 unsigned int i;
1711
1712 for (i = 0; i < len; i++)
1713 p[i] = flash_read_uchar(info, start + i);
1714}
1715
Stefan Roesefa36ae72009-10-27 15:15:55 +01001716void __flash_cmd_reset(flash_info_t *info)
1717{
1718 /*
1719 * We do not yet know what kind of commandset to use, so we issue
1720 * the reset command in both Intel and AMD variants, in the hope
1721 * that AMD flash roms ignore the Intel command.
1722 */
1723 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
1724 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
1725}
1726void flash_cmd_reset(flash_info_t *info)
1727 __attribute__((weak,alias("__flash_cmd_reset")));
1728
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001729static int __flash_detect_cfi (flash_info_t * info, struct cfi_qry *qry)
wdenk5653fc32004-02-08 22:55:38 +00001730{
Wolfgang Denk92eb7292006-12-27 01:26:13 +01001731 int cfi_offset;
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001732
Stefan Roesefa36ae72009-10-27 15:15:55 +01001733 /* Issue FLASH reset command */
1734 flash_cmd_reset(info);
Michael Schwingen1ba639d2008-02-18 23:16:35 +01001735
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001736 for (cfi_offset=0;
1737 cfi_offset < sizeof(flash_offset_cfi) / sizeof(uint);
1738 cfi_offset++) {
1739 flash_write_cmd (info, 0, flash_offset_cfi[cfi_offset],
1740 FLASH_CMD_CFI);
1741 if (flash_isequal (info, 0, FLASH_OFFSET_CFI_RESP, 'Q')
1742 && flash_isequal (info, 0, FLASH_OFFSET_CFI_RESP + 1, 'R')
1743 && flash_isequal (info, 0, FLASH_OFFSET_CFI_RESP + 2, 'Y')) {
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001744 flash_read_cfi(info, qry, FLASH_OFFSET_CFI_RESP,
1745 sizeof(struct cfi_qry));
1746 info->interface = le16_to_cpu(qry->interface_desc);
1747
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001748 info->cfi_offset = flash_offset_cfi[cfi_offset];
1749 debug ("device interface is %d\n",
1750 info->interface);
1751 debug ("found port %d chip %d ",
1752 info->portwidth, info->chipwidth);
1753 debug ("port %d bits chip %d bits\n",
1754 info->portwidth << CFI_FLASH_SHIFT_WIDTH,
1755 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
1756
1757 /* calculate command offsets as in the Linux driver */
1758 info->addr_unlock1 = 0x555;
1759 info->addr_unlock2 = 0x2aa;
1760
1761 /*
1762 * modify the unlock address if we are
1763 * in compatibility mode
1764 */
1765 if ( /* x8/x16 in x8 mode */
1766 ((info->chipwidth == FLASH_CFI_BY8) &&
1767 (info->interface == FLASH_CFI_X8X16)) ||
1768 /* x16/x32 in x16 mode */
1769 ((info->chipwidth == FLASH_CFI_BY16) &&
1770 (info->interface == FLASH_CFI_X16X32)))
1771 {
1772 info->addr_unlock1 = 0xaaa;
1773 info->addr_unlock2 = 0x555;
1774 }
1775
1776 info->name = "CFI conformant";
1777 return 1;
1778 }
1779 }
1780
1781 return 0;
1782}
1783
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001784static int flash_detect_cfi (flash_info_t * info, struct cfi_qry *qry)
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001785{
wdenkbf9e3b32004-02-12 00:47:09 +00001786 debug ("flash detect cfi\n");
wdenk5653fc32004-02-08 22:55:38 +00001787
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001788 for (info->portwidth = CONFIG_SYS_FLASH_CFI_WIDTH;
wdenkbf9e3b32004-02-12 00:47:09 +00001789 info->portwidth <= FLASH_CFI_64BIT; info->portwidth <<= 1) {
1790 for (info->chipwidth = FLASH_CFI_BY8;
1791 info->chipwidth <= info->portwidth;
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001792 info->chipwidth <<= 1)
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001793 if (__flash_detect_cfi(info, qry))
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001794 return 1;
wdenk5653fc32004-02-08 22:55:38 +00001795 }
wdenkbf9e3b32004-02-12 00:47:09 +00001796 debug ("not found\n");
wdenk5653fc32004-02-08 22:55:38 +00001797 return 0;
1798}
wdenkbf9e3b32004-02-12 00:47:09 +00001799
wdenk5653fc32004-02-08 22:55:38 +00001800/*
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01001801 * Manufacturer-specific quirks. Add workarounds for geometry
1802 * reversal, etc. here.
1803 */
1804static void flash_fixup_amd(flash_info_t *info, struct cfi_qry *qry)
1805{
1806 /* check if flash geometry needs reversal */
1807 if (qry->num_erase_regions > 1) {
1808 /* reverse geometry if top boot part */
1809 if (info->cfi_version < 0x3131) {
1810 /* CFI < 1.1, try to guess from device id */
1811 if ((info->device_id & 0x80) != 0)
1812 cfi_reverse_geometry(qry);
1813 } else if (flash_read_uchar(info, info->ext_addr + 0xf) == 3) {
1814 /* CFI >= 1.1, deduct from top/bottom flag */
1815 /* note: ext_addr is valid since cfi_version > 0 */
1816 cfi_reverse_geometry(qry);
1817 }
1818 }
1819}
1820
1821static void flash_fixup_atmel(flash_info_t *info, struct cfi_qry *qry)
1822{
1823 int reverse_geometry = 0;
1824
1825 /* Check the "top boot" bit in the PRI */
1826 if (info->ext_addr && !(flash_read_uchar(info, info->ext_addr + 6) & 1))
1827 reverse_geometry = 1;
1828
1829 /* AT49BV6416(T) list the erase regions in the wrong order.
1830 * However, the device ID is identical with the non-broken
Ulf Samuelssoncb82a532009-03-27 23:26:43 +01001831 * AT49BV642D they differ in the high byte.
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01001832 */
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01001833 if (info->device_id == 0xd6 || info->device_id == 0xd2)
1834 reverse_geometry = !reverse_geometry;
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01001835
1836 if (reverse_geometry)
1837 cfi_reverse_geometry(qry);
1838}
1839
Richard Retanubune8eac432009-01-14 08:44:26 -05001840static void flash_fixup_stm(flash_info_t *info, struct cfi_qry *qry)
1841{
1842 /* check if flash geometry needs reversal */
1843 if (qry->num_erase_regions > 1) {
1844 /* reverse geometry if top boot part */
1845 if (info->cfi_version < 0x3131) {
Richard Retanubun7a886012009-03-06 10:09:37 -05001846 /* CFI < 1.1, guess by device id (M29W320{DT,ET} only) */
1847 if (info->device_id == 0x22CA ||
1848 info->device_id == 0x2256) {
Richard Retanubune8eac432009-01-14 08:44:26 -05001849 cfi_reverse_geometry(qry);
1850 }
1851 }
1852 }
1853}
1854
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01001855/*
wdenk5653fc32004-02-08 22:55:38 +00001856 * The following code cannot be run from FLASH!
1857 *
1858 */
Anatolij Gustschin34bbb8f2010-11-28 02:13:33 +01001859ulong flash_get_size (phys_addr_t base, int banknum)
wdenk5653fc32004-02-08 22:55:38 +00001860{
wdenkbf9e3b32004-02-12 00:47:09 +00001861 flash_info_t *info = &flash_info[banknum];
wdenk5653fc32004-02-08 22:55:38 +00001862 int i, j;
1863 flash_sect_t sect_cnt;
Becky Bruce09ce9922009-02-02 16:34:51 -06001864 phys_addr_t sector;
wdenk5653fc32004-02-08 22:55:38 +00001865 unsigned long tmp;
1866 int size_ratio;
1867 uchar num_erase_regions;
wdenkbf9e3b32004-02-12 00:47:09 +00001868 int erase_region_size;
1869 int erase_region_count;
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001870 struct cfi_qry qry;
Anatolij Gustschin34bbb8f2010-11-28 02:13:33 +01001871 unsigned long max_size;
Stefan Roese260421a2006-11-13 13:55:24 +01001872
Kumar Galaf9796902008-05-15 15:13:08 -05001873 memset(&qry, 0, sizeof(qry));
1874
Stefan Roese260421a2006-11-13 13:55:24 +01001875 info->ext_addr = 0;
1876 info->cfi_version = 0;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001877#ifdef CONFIG_SYS_FLASH_PROTECTION
Stefan Roese2662b402006-04-01 13:41:03 +02001878 info->legacy_unlock = 0;
1879#endif
wdenk5653fc32004-02-08 22:55:38 +00001880
Becky Bruce09ce9922009-02-02 16:34:51 -06001881 info->start[0] = (ulong)map_physmem(base, info->portwidth, MAP_NOCACHE);
wdenk5653fc32004-02-08 22:55:38 +00001882
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001883 if (flash_detect_cfi (info, &qry)) {
1884 info->vendor = le16_to_cpu(qry.p_id);
1885 info->ext_addr = le16_to_cpu(qry.p_adr);
1886 num_erase_regions = qry.num_erase_regions;
1887
Stefan Roese260421a2006-11-13 13:55:24 +01001888 if (info->ext_addr) {
1889 info->cfi_version = (ushort) flash_read_uchar (info,
1890 info->ext_addr + 3) << 8;
1891 info->cfi_version |= (ushort) flash_read_uchar (info,
1892 info->ext_addr + 4);
1893 }
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001894
wdenkbf9e3b32004-02-12 00:47:09 +00001895#ifdef DEBUG
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001896 flash_printqry (&qry);
wdenkbf9e3b32004-02-12 00:47:09 +00001897#endif
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001898
wdenkbf9e3b32004-02-12 00:47:09 +00001899 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +04001900 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk5653fc32004-02-08 22:55:38 +00001901 case CFI_CMDSET_INTEL_STANDARD:
1902 case CFI_CMDSET_INTEL_EXTENDED:
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001903 cmdset_intel_init(info, &qry);
wdenk5653fc32004-02-08 22:55:38 +00001904 break;
1905 case CFI_CMDSET_AMD_STANDARD:
1906 case CFI_CMDSET_AMD_EXTENDED:
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001907 cmdset_amd_init(info, &qry);
wdenk5653fc32004-02-08 22:55:38 +00001908 break;
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001909 default:
1910 printf("CFI: Unknown command set 0x%x\n",
1911 info->vendor);
1912 /*
1913 * Unfortunately, this means we don't know how
1914 * to get the chip back to Read mode. Might
1915 * as well try an Intel-style reset...
1916 */
1917 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
1918 return 0;
wdenk5653fc32004-02-08 22:55:38 +00001919 }
wdenkcd37d9e2004-02-10 00:03:41 +00001920
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01001921 /* Do manufacturer-specific fixups */
1922 switch (info->manufacturer_id) {
1923 case 0x0001:
1924 flash_fixup_amd(info, &qry);
1925 break;
1926 case 0x001f:
1927 flash_fixup_atmel(info, &qry);
1928 break;
Richard Retanubune8eac432009-01-14 08:44:26 -05001929 case 0x0020:
1930 flash_fixup_stm(info, &qry);
1931 break;
Haavard Skinnemoen467bcee2007-12-14 15:36:18 +01001932 }
1933
wdenkbf9e3b32004-02-12 00:47:09 +00001934 debug ("manufacturer is %d\n", info->vendor);
Stefan Roese260421a2006-11-13 13:55:24 +01001935 debug ("manufacturer id is 0x%x\n", info->manufacturer_id);
1936 debug ("device id is 0x%x\n", info->device_id);
1937 debug ("device id2 is 0x%x\n", info->device_id2);
1938 debug ("cfi version is 0x%04x\n", info->cfi_version);
1939
wdenk5653fc32004-02-08 22:55:38 +00001940 size_ratio = info->portwidth / info->chipwidth;
wdenkbf9e3b32004-02-12 00:47:09 +00001941 /* if the chip is x8/x16 reduce the ratio by half */
1942 if ((info->interface == FLASH_CFI_X8X16)
1943 && (info->chipwidth == FLASH_CFI_BY8)) {
1944 size_ratio >>= 1;
1945 }
wdenkbf9e3b32004-02-12 00:47:09 +00001946 debug ("size_ratio %d port %d bits chip %d bits\n",
1947 size_ratio, info->portwidth << CFI_FLASH_SHIFT_WIDTH,
1948 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Ilya Yanokec50a8e2010-10-21 17:20:12 +02001949 info->size = 1 << qry.dev_size;
1950 /* multiply the size by the number of chips */
1951 info->size *= size_ratio;
Anatolij Gustschin34bbb8f2010-11-28 02:13:33 +01001952 max_size = cfi_flash_bank_size(banknum);
Ilya Yanokec50a8e2010-10-21 17:20:12 +02001953 if (max_size && (info->size > max_size)) {
1954 debug("[truncated from %ldMiB]", info->size >> 20);
1955 info->size = max_size;
1956 }
wdenkbf9e3b32004-02-12 00:47:09 +00001957 debug ("found %d erase regions\n", num_erase_regions);
wdenk5653fc32004-02-08 22:55:38 +00001958 sect_cnt = 0;
1959 sector = base;
wdenkbf9e3b32004-02-12 00:47:09 +00001960 for (i = 0; i < num_erase_regions; i++) {
1961 if (i > NUM_ERASE_REGIONS) {
wdenk028ab6b2004-02-23 23:54:43 +00001962 printf ("%d erase regions found, only %d used\n",
1963 num_erase_regions, NUM_ERASE_REGIONS);
wdenk5653fc32004-02-08 22:55:38 +00001964 break;
1965 }
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001966
Haavard Skinnemoen0ddf06d2007-12-14 15:36:17 +01001967 tmp = le32_to_cpu(qry.erase_region_info[i]);
1968 debug("erase region %u: 0x%08lx\n", i, tmp);
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01001969
1970 erase_region_count = (tmp & 0xffff) + 1;
1971 tmp >>= 16;
wdenkbf9e3b32004-02-12 00:47:09 +00001972 erase_region_size =
1973 (tmp & 0xffff) ? ((tmp & 0xffff) * 256) : 128;
wdenk4c0d4c32004-06-09 17:34:58 +00001974 debug ("erase_region_count = %d erase_region_size = %d\n",
wdenk028ab6b2004-02-23 23:54:43 +00001975 erase_region_count, erase_region_size);
wdenkbf9e3b32004-02-12 00:47:09 +00001976 for (j = 0; j < erase_region_count; j++) {
Ilya Yanokec50a8e2010-10-21 17:20:12 +02001977 if (sector - base >= info->size)
1978 break;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001979 if (sect_cnt >= CONFIG_SYS_MAX_FLASH_SECT) {
Michael Schwingen81b20cc2007-12-07 23:35:02 +01001980 printf("ERROR: too many flash sectors\n");
1981 break;
1982 }
Becky Bruce09ce9922009-02-02 16:34:51 -06001983 info->start[sect_cnt] =
1984 (ulong)map_physmem(sector,
1985 info->portwidth,
1986 MAP_NOCACHE);
wdenk5653fc32004-02-08 22:55:38 +00001987 sector += (erase_region_size * size_ratio);
wdenka1191902005-01-09 17:12:27 +00001988
1989 /*
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01001990 * Only read protection status from
1991 * supported devices (intel...)
wdenka1191902005-01-09 17:12:27 +00001992 */
1993 switch (info->vendor) {
Vasiliy Leoenenko9c048b52008-05-07 21:25:33 +04001994 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenka1191902005-01-09 17:12:27 +00001995 case CFI_CMDSET_INTEL_EXTENDED:
1996 case CFI_CMDSET_INTEL_STANDARD:
Stefan Roesedf4e8132010-10-25 18:31:29 +02001997 /*
1998 * Set flash to read-id mode. Otherwise
1999 * reading protected status is not
2000 * guaranteed.
2001 */
2002 flash_write_cmd(info, sect_cnt, 0,
2003 FLASH_CMD_READ_ID);
wdenka1191902005-01-09 17:12:27 +00002004 info->protect[sect_cnt] =
2005 flash_isset (info, sect_cnt,
2006 FLASH_OFFSET_PROTECT,
2007 FLASH_STATUS_PROTECT);
2008 break;
2009 default:
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01002010 /* default: not protected */
2011 info->protect[sect_cnt] = 0;
wdenka1191902005-01-09 17:12:27 +00002012 }
2013
wdenk5653fc32004-02-08 22:55:38 +00002014 sect_cnt++;
2015 }
2016 }
2017
2018 info->sector_count = sect_cnt;
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002019 info->buffer_size = 1 << le16_to_cpu(qry.max_buf_write_size);
2020 tmp = 1 << qry.block_erase_timeout_typ;
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01002021 info->erase_blk_tout = tmp *
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002022 (1 << qry.block_erase_timeout_max);
2023 tmp = (1 << qry.buf_write_timeout_typ) *
2024 (1 << qry.buf_write_timeout_max);
2025
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01002026 /* round up when converting to ms */
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002027 info->buffer_write_tout = (tmp + 999) / 1000;
2028 tmp = (1 << qry.word_write_timeout_typ) *
2029 (1 << qry.word_write_timeout_max);
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01002030 /* round up when converting to ms */
Haavard Skinnemoene23741f2007-12-14 15:36:16 +01002031 info->write_tout = (tmp + 999) / 1000;
wdenk5653fc32004-02-08 22:55:38 +00002032 info->flash_id = FLASH_MAN_CFI;
Haavard Skinnemoen7e5b9b42007-12-13 12:56:28 +01002033 if ((info->interface == FLASH_CFI_X8X16) &&
2034 (info->chipwidth == FLASH_CFI_BY8)) {
2035 /* XXX - Need to test on x8/x16 in parallel. */
2036 info->portwidth >>= 1;
wdenk855a4962004-03-14 18:23:55 +00002037 }
Mike Frysinger22159872008-10-02 01:55:38 -04002038
2039 flash_write_cmd (info, 0, 0, info->cmd_reset);
wdenk5653fc32004-02-08 22:55:38 +00002040 }
2041
wdenkbf9e3b32004-02-12 00:47:09 +00002042 return (info->size);
wdenk5653fc32004-02-08 22:55:38 +00002043}
2044
Piotr Ziecik6ea808e2008-11-17 15:49:32 +01002045void flash_set_verbose(uint v)
2046{
2047 flash_verbose = v;
2048}
2049
Stefan Roese6f726f92010-10-25 18:31:48 +02002050static void cfi_flash_set_config_reg(u32 base, u16 val)
2051{
2052#ifdef CONFIG_SYS_CFI_FLASH_CONFIG_REGS
2053 /*
2054 * Only set this config register if really defined
2055 * to a valid value (0xffff is invalid)
2056 */
2057 if (val == 0xffff)
2058 return;
2059
2060 /*
2061 * Set configuration register. Data is "encrypted" in the 16 lower
2062 * address bits.
2063 */
2064 flash_write16(FLASH_CMD_SETUP, (void *)(base + (val << 1)));
2065 flash_write16(FLASH_CMD_SET_CR_CONFIRM, (void *)(base + (val << 1)));
2066
2067 /*
2068 * Finally issue reset-command to bring device back to
2069 * read-array mode
2070 */
2071 flash_write16(FLASH_CMD_RESET, (void *)base);
2072#endif
2073}
2074
wdenk5653fc32004-02-08 22:55:38 +00002075/*-----------------------------------------------------------------------
2076 */
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002077unsigned long flash_init (void)
wdenk5653fc32004-02-08 22:55:38 +00002078{
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002079 unsigned long size = 0;
2080 int i;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002081#if defined(CONFIG_SYS_FLASH_AUTOPROTECT_LIST)
Matthias Fuchsc63ad632008-04-18 16:29:40 +02002082 struct apl_s {
2083 ulong start;
2084 ulong size;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002085 } apl[] = CONFIG_SYS_FLASH_AUTOPROTECT_LIST;
Matthias Fuchsc63ad632008-04-18 16:29:40 +02002086#endif
wdenk5653fc32004-02-08 22:55:38 +00002087
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002088#ifdef CONFIG_SYS_FLASH_PROTECTION
Eric Schumann3a3baf32009-03-21 09:59:34 -04002089 /* read environment from EEPROM */
2090 char s[64];
Wolfgang Denkcdb74972010-07-24 21:55:43 +02002091 getenv_f("unlock", s, sizeof(s));
Michael Schwingen81b20cc2007-12-07 23:35:02 +01002092#endif
wdenk5653fc32004-02-08 22:55:38 +00002093
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002094 /* Init: no FLASHes known */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002095 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; ++i) {
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002096 flash_info[i].flash_id = FLASH_UNKNOWN;
wdenk5653fc32004-02-08 22:55:38 +00002097
Stefan Roese6f726f92010-10-25 18:31:48 +02002098 /* Optionally write flash configuration register */
2099 cfi_flash_set_config_reg(cfi_flash_bank_addr(i),
2100 cfi_flash_config_reg(i));
2101
Stefan Roeseb00e19c2010-08-30 10:11:51 +02002102 if (!flash_detect_legacy(cfi_flash_bank_addr(i), i))
Anatolij Gustschin34bbb8f2010-11-28 02:13:33 +01002103 flash_get_size(cfi_flash_bank_addr(i), i);
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002104 size += flash_info[i].size;
2105 if (flash_info[i].flash_id == FLASH_UNKNOWN) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002106#ifndef CONFIG_SYS_FLASH_QUIET_TEST
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002107 printf ("## Unknown FLASH on Bank %d "
2108 "- Size = 0x%08lx = %ld MB\n",
2109 i+1, flash_info[i].size,
John Schmoller0e3fa012010-09-29 13:49:05 -05002110 flash_info[i].size >> 20);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002111#endif /* CONFIG_SYS_FLASH_QUIET_TEST */
wdenk5653fc32004-02-08 22:55:38 +00002112 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002113#ifdef CONFIG_SYS_FLASH_PROTECTION
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002114 else if ((s != NULL) && (strcmp(s, "yes") == 0)) {
2115 /*
2116 * Only the U-Boot image and it's environment
2117 * is protected, all other sectors are
2118 * unprotected (unlocked) if flash hardware
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002119 * protection is used (CONFIG_SYS_FLASH_PROTECTION)
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002120 * and the environment variable "unlock" is
2121 * set to "yes".
2122 */
2123 if (flash_info[i].legacy_unlock) {
2124 int k;
Stefan Roese79b4cda2006-02-28 15:29:58 +01002125
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002126 /*
2127 * Disable legacy_unlock temporarily,
2128 * since flash_real_protect would
2129 * relock all other sectors again
2130 * otherwise.
2131 */
2132 flash_info[i].legacy_unlock = 0;
Stefan Roese79b4cda2006-02-28 15:29:58 +01002133
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002134 /*
2135 * Legacy unlocking (e.g. Intel J3) ->
2136 * unlock only one sector. This will
2137 * unlock all sectors.
2138 */
2139 flash_real_protect (&flash_info[i], 0, 0);
Stefan Roese79b4cda2006-02-28 15:29:58 +01002140
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002141 flash_info[i].legacy_unlock = 1;
2142
2143 /*
2144 * Manually mark other sectors as
2145 * unlocked (unprotected)
2146 */
2147 for (k = 1; k < flash_info[i].sector_count; k++)
2148 flash_info[i].protect[k] = 0;
2149 } else {
2150 /*
2151 * No legancy unlocking -> unlock all sectors
2152 */
2153 flash_protect (FLAG_PROTECT_CLEAR,
2154 flash_info[i].start[0],
2155 flash_info[i].start[0]
2156 + flash_info[i].size - 1,
2157 &flash_info[i]);
2158 }
Stefan Roese79b4cda2006-02-28 15:29:58 +01002159 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002160#endif /* CONFIG_SYS_FLASH_PROTECTION */
wdenk5653fc32004-02-08 22:55:38 +00002161 }
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002162
2163 /* Monitor protection ON by default */
Wolfgang Wegner8f9a2212010-03-02 10:59:19 +01002164#if (CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE) && \
2165 (!defined(CONFIG_MONITOR_IS_IN_RAM))
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002166 flash_protect (FLAG_PROTECT_SET,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002167 CONFIG_SYS_MONITOR_BASE,
2168 CONFIG_SYS_MONITOR_BASE + monitor_flash_len - 1,
2169 flash_get_info(CONFIG_SYS_MONITOR_BASE));
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002170#endif
2171
2172 /* Environment protection ON by default */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +02002173#ifdef CONFIG_ENV_IS_IN_FLASH
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002174 flash_protect (FLAG_PROTECT_SET,
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +02002175 CONFIG_ENV_ADDR,
2176 CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1,
2177 flash_get_info(CONFIG_ENV_ADDR));
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002178#endif
2179
2180 /* Redundant environment protection ON by default */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +02002181#ifdef CONFIG_ENV_ADDR_REDUND
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002182 flash_protect (FLAG_PROTECT_SET,
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +02002183 CONFIG_ENV_ADDR_REDUND,
Wolfgang Denkdfcd7f22009-05-15 00:16:03 +02002184 CONFIG_ENV_ADDR_REDUND + CONFIG_ENV_SECT_SIZE - 1,
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +02002185 flash_get_info(CONFIG_ENV_ADDR_REDUND));
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002186#endif
Matthias Fuchsc63ad632008-04-18 16:29:40 +02002187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02002188#if defined(CONFIG_SYS_FLASH_AUTOPROTECT_LIST)
Matthias Fuchsc63ad632008-04-18 16:29:40 +02002189 for (i = 0; i < (sizeof(apl) / sizeof(struct apl_s)); i++) {
2190 debug("autoprotecting from %08x to %08x\n",
2191 apl[i].start, apl[i].start + apl[i].size - 1);
2192 flash_protect (FLAG_PROTECT_SET,
2193 apl[i].start,
2194 apl[i].start + apl[i].size - 1,
2195 flash_get_info(apl[i].start));
2196 }
2197#endif
Piotr Ziecik91809ed2008-11-17 15:57:58 +01002198
2199#ifdef CONFIG_FLASH_CFI_MTD
2200 cfi_mtd_init();
2201#endif
2202
Haavard Skinnemoenbe60a902007-10-06 18:55:36 +02002203 return (size);
wdenk5653fc32004-02-08 22:55:38 +00002204}