blob: 6a0a3a2b37b3445af210593f78298385e17ef71c [file] [log] [blame]
Jon Loeligerdebb7352006-04-26 17:58:56 -05001/*
Kumar Gala561e7102011-01-31 15:51:20 -06002 * Copyright 2006, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeligerdebb7352006-04-26 17:58:56 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Ed Swarthout63cec582007-08-02 14:09:49 -050014 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Jon Loeligerdebb7352006-04-26 17:58:56 -050015 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <pci.h>
25#include <asm/processor.h>
26#include <asm/immap_86xx.h>
Kumar Galac8514622009-04-02 13:22:48 -050027#include <asm/fsl_pci.h>
Kumar Gala6a8e5692008-08-26 15:01:35 -050028#include <asm/fsl_ddr_sdram.h>
Kumar Gala5d27e022010-12-15 04:55:20 -060029#include <asm/fsl_serdes.h>
Haiying Wang3d98b852007-01-22 12:37:30 -060030#include <asm/io.h>
Jon Loeligerea9f7392007-11-28 14:47:18 -060031#include <libfdt.h>
32#include <fdt_support.h>
Ben Warren0b252f52008-08-31 21:41:08 -070033#include <netdev.h>
Jon Loeligerdebb7352006-04-26 17:58:56 -050034
Becky Bruce4c77de32008-10-31 17:13:32 -050035phys_size_t fixed_sdram(void);
Jon Loeligerdebb7352006-04-26 17:58:56 -050036
Jon Loeliger80e955c2006-08-22 12:25:27 -050037int checkboard(void)
Jon Loeligerdebb7352006-04-26 17:58:56 -050038{
Kumar Gala9af9c6b2009-07-15 13:45:00 -050039 u8 vboot;
40 u8 *pixis_base = (u8 *)PIXIS_BASE;
41
42 printf ("Board: MPC8641HPCN, Sys ID: 0x%02x, "
43 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
44 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
45 in_8(pixis_base + PIXIS_PVER));
46
47 vboot = in_8(pixis_base + PIXIS_VBOOT);
48 if (vboot & PIXIS_VBOOT_FMAP)
49 printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6));
50 else
51 puts ("Promjet\n");
52
Jon Loeligerdebb7352006-04-26 17:58:56 -050053 return 0;
54}
55
Becky Bruce9973e3c2008-06-09 16:03:40 -050056phys_size_t
Jon Loeligerdebb7352006-04-26 17:58:56 -050057initdram(int board_type)
58{
Becky Bruce4c77de32008-10-31 17:13:32 -050059 phys_size_t dram_size = 0;
Jon Loeligerdebb7352006-04-26 17:58:56 -050060
61#if defined(CONFIG_SPD_EEPROM)
Kumar Gala6a8e5692008-08-26 15:01:35 -050062 dram_size = fsl_ddr_sdram();
Jon Loeligerdebb7352006-04-26 17:58:56 -050063#else
Jon Loeliger80e955c2006-08-22 12:25:27 -050064 dram_size = fixed_sdram();
Jon Loeligerdebb7352006-04-26 17:58:56 -050065#endif
66
Timur Tabi9ff32d82010-03-29 12:51:07 -050067 setup_ddr_bat(dram_size);
68
Wolfgang Denk21cd5812011-07-25 10:13:53 +020069 debug(" DDR: ");
Jon Loeligerdebb7352006-04-26 17:58:56 -050070 return dram_size;
71}
72
73
Jon Loeligerdebb7352006-04-26 17:58:56 -050074#if !defined(CONFIG_SPD_EEPROM)
Jon Loeliger5c9efb32006-04-27 10:15:16 -050075/*
76 * Fixed sdram init -- doesn't use serial presence detect.
77 */
Becky Bruce4c77de32008-10-31 17:13:32 -050078phys_size_t
Jon Loeliger80e955c2006-08-22 12:25:27 -050079fixed_sdram(void)
Jon Loeligerdebb7352006-04-26 17:58:56 -050080{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#if !defined(CONFIG_SYS_RAMBOOT)
82 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
Jon Loeliger80e955c2006-08-22 12:25:27 -050083 volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
Jon Loeligerdebb7352006-04-26 17:58:56 -050084
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
86 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
87 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
88 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
89 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
90 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
Peter Tysere7ee23e2009-07-17 10:14:45 -050091 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
93 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
94 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
95 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
96 ddr->sdram_ocd_cntl = CONFIG_SYS_DDR_OCD_CTRL;
97 ddr->sdram_ocd_status = CONFIG_SYS_DDR_OCD_STATUS;
Jon Loeligerdebb7352006-04-26 17:58:56 -050098
99#if defined (CONFIG_DDR_ECC)
100 ddr->err_disable = 0x0000008D;
101 ddr->err_sbe = 0x00ff0000;
102#endif
103 asm("sync;isync");
Jon Loeligercb5965f2006-05-31 12:44:44 -0500104
Jon Loeligerdebb7352006-04-26 17:58:56 -0500105 udelay(500);
106
107#if defined (CONFIG_DDR_ECC)
108 /* Enable ECC checking */
Peter Tysere7ee23e2009-07-17 10:14:45 -0500109 ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
Jon Loeligerdebb7352006-04-26 17:58:56 -0500110#else
Peter Tysere7ee23e2009-07-17 10:14:45 -0500111 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500113#endif
114 asm("sync; isync");
Jon Loeligercb5965f2006-05-31 12:44:44 -0500115
Jon Loeligerdebb7352006-04-26 17:58:56 -0500116 udelay(500);
117#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118 return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500119}
120#endif /* !defined(CONFIG_SPD_EEPROM) */
121
Jon Loeliger80e955c2006-08-22 12:25:27 -0500122void pci_init_board(void)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500123{
Kumar Gala64e55d52010-12-17 10:47:36 -0600124 fsl_pcie_init_board(0);
Peter Tyser9a268e42010-09-29 13:37:26 -0500125
Kumar Gala46f3e382010-07-09 00:02:34 -0500126#ifdef CONFIG_PCIE1
Ed Swarthout63cec582007-08-02 14:09:49 -0500127 /*
128 * Activate ULI1575 legacy chip by performing a fake
129 * memory access. Needed to make ULI RTC work.
130 */
Kumar Gala46f3e382010-07-09 00:02:34 -0500131 in_be32((unsigned *) ((char *)(CONFIG_SYS_PCIE1_MEM_VIRT
132 + CONFIG_SYS_PCIE1_MEM_SIZE - 0x1000000)));
Kumar Gala46f3e382010-07-09 00:02:34 -0500133#endif /* CONFIG_PCIE1 */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500134}
135
Jon Loeliger13f54332008-02-18 14:01:56 -0600136
Jon Loeligerea9f7392007-11-28 14:47:18 -0600137#if defined(CONFIG_OF_BOARD_SETUP)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500138void
139ft_board_setup(void *blob, bd_t *bd)
140{
Becky Bruced52082b2008-11-07 13:46:19 -0600141 int off;
142 u64 *tmp;
143 u32 *addrcells;
144
Jon Loeliger13f54332008-02-18 14:01:56 -0600145 ft_cpu_setup(blob, bd);
Jon Loeligerea9f7392007-11-28 14:47:18 -0600146
Kumar Gala6525d512010-07-08 22:37:44 -0500147 FT_FSL_PCI_SETUP;
Becky Bruced52082b2008-11-07 13:46:19 -0600148
149 /*
150 * Warn if it looks like the device tree doesn't match u-boot.
151 * This is just an estimation, based on the location of CCSR,
152 * which is defined by the "reg" property in the soc node.
153 */
154 off = fdt_path_offset(blob, "/soc8641");
155 addrcells = (u32 *)fdt_getprop(blob, 0, "#address-cells", NULL);
156 tmp = (u64 *)fdt_getprop(blob, off, "reg", NULL);
157
158 if (tmp) {
159 u64 addr;
Becky Bruce3f510db2008-11-10 19:45:35 -0600160 if (addrcells && (*addrcells == 1))
Becky Bruced52082b2008-11-07 13:46:19 -0600161 addr = *(u32 *)tmp;
Becky Bruce3f510db2008-11-10 19:45:35 -0600162 else
163 addr = *tmp;
Becky Bruced52082b2008-11-07 13:46:19 -0600164
165 if (addr != CONFIG_SYS_CCSRBAR_PHYS)
166 printf("WARNING: The CCSRBAR address in your .dts "
167 "does not match the address of the CCSR "
168 "in u-boot. This means your .dts might "
169 "be old.\n");
170 }
Jon Loeligerdebb7352006-04-26 17:58:56 -0500171}
172#endif
173
Jon Loeligerdebb7352006-04-26 17:58:56 -0500174
Haiying Wang239db372006-07-28 12:41:18 -0400175/*
176 * get_board_sys_clk
177 * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
178 */
179
Jon Loeliger80e955c2006-08-22 12:25:27 -0500180unsigned long
181get_board_sys_clk(ulong dummy)
Haiying Wang239db372006-07-28 12:41:18 -0400182{
183 u8 i, go_bit, rd_clks;
184 ulong val = 0;
Kumar Gala048e7ef2009-07-22 10:12:39 -0500185 u8 *pixis_base = (u8 *)PIXIS_BASE;
Haiying Wang239db372006-07-28 12:41:18 -0400186
Kumar Gala048e7ef2009-07-22 10:12:39 -0500187 go_bit = in_8(pixis_base + PIXIS_VCTL);
Haiying Wang239db372006-07-28 12:41:18 -0400188 go_bit &= 0x01;
189
Kumar Gala048e7ef2009-07-22 10:12:39 -0500190 rd_clks = in_8(pixis_base + PIXIS_VCFGEN0);
Haiying Wang239db372006-07-28 12:41:18 -0400191 rd_clks &= 0x1C;
192
193 /*
194 * Only if both go bit and the SCLK bit in VCFGEN0 are set
195 * should we be using the AUX register. Remember, we also set the
196 * GO bit to boot from the alternate bank on the on-board flash
197 */
198
199 if (go_bit) {
200 if (rd_clks == 0x1c)
Kumar Gala048e7ef2009-07-22 10:12:39 -0500201 i = in_8(pixis_base + PIXIS_AUX);
Haiying Wang239db372006-07-28 12:41:18 -0400202 else
Kumar Gala048e7ef2009-07-22 10:12:39 -0500203 i = in_8(pixis_base + PIXIS_SPD);
Haiying Wang239db372006-07-28 12:41:18 -0400204 } else {
Kumar Gala048e7ef2009-07-22 10:12:39 -0500205 i = in_8(pixis_base + PIXIS_SPD);
Haiying Wang239db372006-07-28 12:41:18 -0400206 }
207
208 i &= 0x07;
209
210 switch (i) {
211 case 0:
212 val = 33000000;
213 break;
214 case 1:
215 val = 40000000;
216 break;
217 case 2:
218 val = 50000000;
219 break;
220 case 3:
221 val = 66000000;
222 break;
223 case 4:
224 val = 83000000;
225 break;
226 case 5:
227 val = 100000000;
228 break;
229 case 6:
230 val = 134000000;
231 break;
232 case 7:
233 val = 166000000;
234 break;
235 }
236
237 return val;
238}
Ben Warren0b252f52008-08-31 21:41:08 -0700239
240int board_eth_init(bd_t *bis)
241{
242 /* Initialize TSECs */
243 cpu_eth_init(bis);
244 return pci_eth_init(bis);
245}
Peter Tyser4ef630d2009-02-05 11:25:25 -0600246
247void board_reset(void)
248{
Kumar Gala048e7ef2009-07-22 10:12:39 -0500249 u8 *pixis_base = (u8 *)PIXIS_BASE;
250
251 out_8(pixis_base + PIXIS_RST, 0);
Peter Tyser4ef630d2009-02-05 11:25:25 -0600252
253 while (1)
254 ;
255}