blob: 166ff0c97b0df494aa269c823fa898f62259619a [file] [log] [blame]
Jon Loeligerdebb7352006-04-26 17:58:56 -05001/*
Kumar Gala46f3e382010-07-09 00:02:34 -05002 * Copyright 2006, 2007, 2010 Freescale Semiconductor.
Jon Loeligerdebb7352006-04-26 17:58:56 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Ed Swarthout63cec582007-08-02 14:09:49 -050014 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Jon Loeligerdebb7352006-04-26 17:58:56 -050015 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <pci.h>
25#include <asm/processor.h>
26#include <asm/immap_86xx.h>
Kumar Galac8514622009-04-02 13:22:48 -050027#include <asm/fsl_pci.h>
Kumar Gala6a8e5692008-08-26 15:01:35 -050028#include <asm/fsl_ddr_sdram.h>
Kumar Gala5d27e022010-12-15 04:55:20 -060029#include <asm/fsl_serdes.h>
Haiying Wang3d98b852007-01-22 12:37:30 -060030#include <asm/io.h>
Jon Loeligerea9f7392007-11-28 14:47:18 -060031#include <libfdt.h>
32#include <fdt_support.h>
Ben Warren0b252f52008-08-31 21:41:08 -070033#include <netdev.h>
Jon Loeligerdebb7352006-04-26 17:58:56 -050034
Becky Bruce4c77de32008-10-31 17:13:32 -050035phys_size_t fixed_sdram(void);
Jon Loeligerdebb7352006-04-26 17:58:56 -050036
Jon Loeliger80e955c2006-08-22 12:25:27 -050037int board_early_init_f(void)
Jon Loeligerdebb7352006-04-26 17:58:56 -050038{
Jon Loeligercb5965f2006-05-31 12:44:44 -050039 return 0;
Jon Loeligerdebb7352006-04-26 17:58:56 -050040}
41
Jon Loeliger80e955c2006-08-22 12:25:27 -050042int checkboard(void)
Jon Loeligerdebb7352006-04-26 17:58:56 -050043{
Kumar Gala9af9c6b2009-07-15 13:45:00 -050044 u8 vboot;
45 u8 *pixis_base = (u8 *)PIXIS_BASE;
46
47 printf ("Board: MPC8641HPCN, Sys ID: 0x%02x, "
48 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
49 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
50 in_8(pixis_base + PIXIS_PVER));
51
52 vboot = in_8(pixis_base + PIXIS_VBOOT);
53 if (vboot & PIXIS_VBOOT_FMAP)
54 printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6));
55 else
56 puts ("Promjet\n");
57
Becky Bruce2331e182009-02-12 10:43:32 -060058#ifdef CONFIG_PHYS_64BIT
59 printf (" 36-bit physical address map\n");
60#endif
Jon Loeligerdebb7352006-04-26 17:58:56 -050061 return 0;
62}
63
Becky Bruce9973e3c2008-06-09 16:03:40 -050064phys_size_t
Jon Loeligerdebb7352006-04-26 17:58:56 -050065initdram(int board_type)
66{
Becky Bruce4c77de32008-10-31 17:13:32 -050067 phys_size_t dram_size = 0;
Jon Loeligerdebb7352006-04-26 17:58:56 -050068
69#if defined(CONFIG_SPD_EEPROM)
Kumar Gala6a8e5692008-08-26 15:01:35 -050070 dram_size = fsl_ddr_sdram();
Jon Loeligerdebb7352006-04-26 17:58:56 -050071#else
Jon Loeliger80e955c2006-08-22 12:25:27 -050072 dram_size = fixed_sdram();
Jon Loeligerdebb7352006-04-26 17:58:56 -050073#endif
74
Timur Tabi9ff32d82010-03-29 12:51:07 -050075 setup_ddr_bat(dram_size);
76
Jon Loeligerdebb7352006-04-26 17:58:56 -050077 puts(" DDR: ");
78 return dram_size;
79}
80
81
Jon Loeligerdebb7352006-04-26 17:58:56 -050082#if !defined(CONFIG_SPD_EEPROM)
Jon Loeliger5c9efb32006-04-27 10:15:16 -050083/*
84 * Fixed sdram init -- doesn't use serial presence detect.
85 */
Becky Bruce4c77de32008-10-31 17:13:32 -050086phys_size_t
Jon Loeliger80e955c2006-08-22 12:25:27 -050087fixed_sdram(void)
Jon Loeligerdebb7352006-04-26 17:58:56 -050088{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#if !defined(CONFIG_SYS_RAMBOOT)
90 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
Jon Loeliger80e955c2006-08-22 12:25:27 -050091 volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
Jon Loeligerdebb7352006-04-26 17:58:56 -050092
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
94 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
95 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
96 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
97 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
98 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
Peter Tysere7ee23e2009-07-17 10:14:45 -050099 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
101 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
102 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
103 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
104 ddr->sdram_ocd_cntl = CONFIG_SYS_DDR_OCD_CTRL;
105 ddr->sdram_ocd_status = CONFIG_SYS_DDR_OCD_STATUS;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500106
107#if defined (CONFIG_DDR_ECC)
108 ddr->err_disable = 0x0000008D;
109 ddr->err_sbe = 0x00ff0000;
110#endif
111 asm("sync;isync");
Jon Loeligercb5965f2006-05-31 12:44:44 -0500112
Jon Loeligerdebb7352006-04-26 17:58:56 -0500113 udelay(500);
114
115#if defined (CONFIG_DDR_ECC)
116 /* Enable ECC checking */
Peter Tysere7ee23e2009-07-17 10:14:45 -0500117 ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
Jon Loeligerdebb7352006-04-26 17:58:56 -0500118#else
Peter Tysere7ee23e2009-07-17 10:14:45 -0500119 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500121#endif
122 asm("sync; isync");
Jon Loeligercb5965f2006-05-31 12:44:44 -0500123
Jon Loeligerdebb7352006-04-26 17:58:56 -0500124 udelay(500);
125#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126 return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500127}
128#endif /* !defined(CONFIG_SPD_EEPROM) */
129
Jon Loeliger80e955c2006-08-22 12:25:27 -0500130void pci_init_board(void)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500131{
Kumar Gala64e55d52010-12-17 10:47:36 -0600132 fsl_pcie_init_board(0);
Peter Tyser9a268e42010-09-29 13:37:26 -0500133
Kumar Gala46f3e382010-07-09 00:02:34 -0500134#ifdef CONFIG_PCIE1
Ed Swarthout63cec582007-08-02 14:09:49 -0500135 /*
136 * Activate ULI1575 legacy chip by performing a fake
137 * memory access. Needed to make ULI RTC work.
138 */
Kumar Gala46f3e382010-07-09 00:02:34 -0500139 in_be32((unsigned *) ((char *)(CONFIG_SYS_PCIE1_MEM_VIRT
140 + CONFIG_SYS_PCIE1_MEM_SIZE - 0x1000000)));
Kumar Gala46f3e382010-07-09 00:02:34 -0500141#endif /* CONFIG_PCIE1 */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500142}
143
Jon Loeliger13f54332008-02-18 14:01:56 -0600144
Jon Loeligerea9f7392007-11-28 14:47:18 -0600145#if defined(CONFIG_OF_BOARD_SETUP)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500146void
147ft_board_setup(void *blob, bd_t *bd)
148{
Becky Bruced52082b2008-11-07 13:46:19 -0600149 int off;
150 u64 *tmp;
151 u32 *addrcells;
152
Jon Loeliger13f54332008-02-18 14:01:56 -0600153 ft_cpu_setup(blob, bd);
Jon Loeligerea9f7392007-11-28 14:47:18 -0600154
Kumar Gala6525d512010-07-08 22:37:44 -0500155 FT_FSL_PCI_SETUP;
Becky Bruced52082b2008-11-07 13:46:19 -0600156
157 /*
158 * Warn if it looks like the device tree doesn't match u-boot.
159 * This is just an estimation, based on the location of CCSR,
160 * which is defined by the "reg" property in the soc node.
161 */
162 off = fdt_path_offset(blob, "/soc8641");
163 addrcells = (u32 *)fdt_getprop(blob, 0, "#address-cells", NULL);
164 tmp = (u64 *)fdt_getprop(blob, off, "reg", NULL);
165
166 if (tmp) {
167 u64 addr;
Becky Bruce3f510db2008-11-10 19:45:35 -0600168 if (addrcells && (*addrcells == 1))
Becky Bruced52082b2008-11-07 13:46:19 -0600169 addr = *(u32 *)tmp;
Becky Bruce3f510db2008-11-10 19:45:35 -0600170 else
171 addr = *tmp;
Becky Bruced52082b2008-11-07 13:46:19 -0600172
173 if (addr != CONFIG_SYS_CCSRBAR_PHYS)
174 printf("WARNING: The CCSRBAR address in your .dts "
175 "does not match the address of the CCSR "
176 "in u-boot. This means your .dts might "
177 "be old.\n");
178 }
Jon Loeligerdebb7352006-04-26 17:58:56 -0500179}
180#endif
181
Jon Loeligerdebb7352006-04-26 17:58:56 -0500182
Haiying Wang239db372006-07-28 12:41:18 -0400183/*
184 * get_board_sys_clk
185 * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
186 */
187
Jon Loeliger80e955c2006-08-22 12:25:27 -0500188unsigned long
189get_board_sys_clk(ulong dummy)
Haiying Wang239db372006-07-28 12:41:18 -0400190{
191 u8 i, go_bit, rd_clks;
192 ulong val = 0;
Kumar Gala048e7ef2009-07-22 10:12:39 -0500193 u8 *pixis_base = (u8 *)PIXIS_BASE;
Haiying Wang239db372006-07-28 12:41:18 -0400194
Kumar Gala048e7ef2009-07-22 10:12:39 -0500195 go_bit = in_8(pixis_base + PIXIS_VCTL);
Haiying Wang239db372006-07-28 12:41:18 -0400196 go_bit &= 0x01;
197
Kumar Gala048e7ef2009-07-22 10:12:39 -0500198 rd_clks = in_8(pixis_base + PIXIS_VCFGEN0);
Haiying Wang239db372006-07-28 12:41:18 -0400199 rd_clks &= 0x1C;
200
201 /*
202 * Only if both go bit and the SCLK bit in VCFGEN0 are set
203 * should we be using the AUX register. Remember, we also set the
204 * GO bit to boot from the alternate bank on the on-board flash
205 */
206
207 if (go_bit) {
208 if (rd_clks == 0x1c)
Kumar Gala048e7ef2009-07-22 10:12:39 -0500209 i = in_8(pixis_base + PIXIS_AUX);
Haiying Wang239db372006-07-28 12:41:18 -0400210 else
Kumar Gala048e7ef2009-07-22 10:12:39 -0500211 i = in_8(pixis_base + PIXIS_SPD);
Haiying Wang239db372006-07-28 12:41:18 -0400212 } else {
Kumar Gala048e7ef2009-07-22 10:12:39 -0500213 i = in_8(pixis_base + PIXIS_SPD);
Haiying Wang239db372006-07-28 12:41:18 -0400214 }
215
216 i &= 0x07;
217
218 switch (i) {
219 case 0:
220 val = 33000000;
221 break;
222 case 1:
223 val = 40000000;
224 break;
225 case 2:
226 val = 50000000;
227 break;
228 case 3:
229 val = 66000000;
230 break;
231 case 4:
232 val = 83000000;
233 break;
234 case 5:
235 val = 100000000;
236 break;
237 case 6:
238 val = 134000000;
239 break;
240 case 7:
241 val = 166000000;
242 break;
243 }
244
245 return val;
246}
Ben Warren0b252f52008-08-31 21:41:08 -0700247
248int board_eth_init(bd_t *bis)
249{
250 /* Initialize TSECs */
251 cpu_eth_init(bis);
252 return pci_eth_init(bis);
253}
Peter Tyser4ef630d2009-02-05 11:25:25 -0600254
255void board_reset(void)
256{
Kumar Gala048e7ef2009-07-22 10:12:39 -0500257 u8 *pixis_base = (u8 *)PIXIS_BASE;
258
259 out_8(pixis_base + PIXIS_RST, 0);
Peter Tyser4ef630d2009-02-05 11:25:25 -0600260
261 while (1)
262 ;
263}
Becky Brucef6ef8b72009-03-31 18:38:37 -0500264
Kumar Gala7649a592009-03-31 23:02:38 -0500265#ifdef CONFIG_MP
Becky Brucef6ef8b72009-03-31 18:38:37 -0500266extern void cpu_mp_lmb_reserve(struct lmb *lmb);
267
268void board_lmb_reserve(struct lmb *lmb)
269{
270 cpu_mp_lmb_reserve(lmb);
271}
272#endif