blob: 9158ace44c4248d932843ef9b0871345618678b2 [file] [log] [blame]
Tom Warren3f82b1d2011-01-27 10:58:05 +00001/*
2 * (C) Copyright 2010,2011
3 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warren3f82b1d2011-01-27 10:58:05 +00006 */
7
8#include <common.h>
Simon Glass0521f982014-11-10 17:16:51 -07009#include <dm.h>
Simon Glass346451b2015-04-14 21:03:28 -060010#include <errno.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000011#include <ns16550.h>
Jimmy Zhangc5b34a22012-04-10 05:17:06 +000012#include <linux/compiler.h>
Stephen Warrenbbc1b992015-08-07 16:12:45 -060013#include <linux/sizes.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000014#include <asm/io.h>
Simon Glassb4ba2be2011-08-30 06:23:13 +000015#include <asm/arch/clock.h>
Lucas Stachc0720af2012-09-29 10:02:09 +000016#include <asm/arch/funcmux.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000017#include <asm/arch/pinmux.h>
Simon Glass87236262012-04-02 13:18:54 +000018#include <asm/arch/pmu.h>
Tom Warren150c2492012-09-19 15:50:56 -070019#include <asm/arch/tegra.h>
Stephen Warren73c38932015-01-19 16:25:52 -070020#include <asm/arch-tegra/ap.h>
Tom Warren150c2492012-09-19 15:50:56 -070021#include <asm/arch-tegra/board.h>
22#include <asm/arch-tegra/clk_rst.h>
23#include <asm/arch-tegra/pmc.h>
24#include <asm/arch-tegra/sys_proto.h>
25#include <asm/arch-tegra/uart.h>
26#include <asm/arch-tegra/warmboot.h>
Alexandre Courbot871d78e2015-07-09 16:33:00 +090027#include <asm/arch-tegra/gpu.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000028#ifdef CONFIG_TEGRA_CLOCK_SCALING
29#include <asm/arch/emc.h>
30#endif
Lucas Stach7ae18f32013-02-07 07:16:29 +000031#include <asm/arch-tegra/usb.h>
Stephen Warrendd8204d2016-01-26 10:59:42 -070032#ifdef CONFIG_USB_EHCI_TEGRA
Mateusz Zalega16297cf2013-10-04 19:22:26 +020033#include <usb.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000034#endif
Tom Warrenc9aa8312013-02-21 12:31:30 +000035#ifdef CONFIG_TEGRA_MMC
Tom Warren190be1f2013-02-26 12:26:55 -070036#include <asm/arch-tegra/tegra_mmc.h>
Tom Warrenc9aa8312013-02-21 12:31:30 +000037#include <asm/arch-tegra/mmc.h>
38#endif
Thierry Reding79c7a902014-12-09 22:25:09 -070039#include <asm/arch-tegra/xusb-padctl.h>
Simon Glass346451b2015-04-14 21:03:28 -060040#include <power/as3722.h>
Simon Glasscb445fb2012-02-03 15:13:57 +000041#include <i2c.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000042#include <spi.h>
Jimmy Zhangc5b34a22012-04-10 05:17:06 +000043#include "emc.h"
Tom Warren3f82b1d2011-01-27 10:58:05 +000044
45DECLARE_GLOBAL_DATA_PTR;
46
Simon Glass0521f982014-11-10 17:16:51 -070047#ifdef CONFIG_SPL_BUILD
48/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
49U_BOOT_DEVICE(tegra_gpios) = {
50 "gpio_tegra"
51};
52#endif
53
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020054__weak void pinmux_init(void) {}
55__weak void pin_mux_usb(void) {}
56__weak void pin_mux_spi(void) {}
57__weak void gpio_early_init_uart(void) {}
58__weak void pin_mux_display(void) {}
Tom Warren66999892015-02-20 12:22:22 -070059__weak void start_cpu_fan(void) {}
Lucas Stach0cd10c72012-09-25 20:21:14 +000060
Tom Warrendcd12512014-01-24 12:46:11 -070061#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +020062__weak void pin_mux_nand(void)
Lucas Stachc0720af2012-09-29 10:02:09 +000063{
64 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
65}
Tom Warrendcd12512014-01-24 12:46:11 -070066#endif
Lucas Stachc0720af2012-09-29 10:02:09 +000067
Tom Warrenf4ef6662011-04-14 12:09:41 +000068/*
Wei Ni5aff0212012-04-02 13:18:58 +000069 * Routine: power_det_init
70 * Description: turn off power detects
71 */
72static void power_det_init(void)
73{
Allen Martin00a27492012-08-31 08:30:00 +000074#if defined(CONFIG_TEGRA20)
Tom Warren29f3e3f2012-09-04 17:00:24 -070075 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni5aff0212012-04-02 13:18:58 +000076
77 /* turn off power detects */
78 writel(0, &pmc->pmc_pwr_det_latch);
79 writel(0, &pmc->pmc_pwr_det);
80#endif
81}
82
Simon Glassec746642015-04-14 21:03:25 -060083__weak int tegra_board_id(void)
84{
85 return -1;
86}
87
Simon Glass7d874132015-04-14 21:03:24 -060088#ifdef CONFIG_DISPLAY_BOARDINFO
89int checkboard(void)
90{
Simon Glassec746642015-04-14 21:03:25 -060091 int board_id = tegra_board_id();
92
93 printf("Board: %s", CONFIG_TEGRA_BOARD_STRING);
94 if (board_id != -1)
95 printf(", ID: %d\n", board_id);
96 printf("\n");
Simon Glass7d874132015-04-14 21:03:24 -060097
98 return 0;
99}
100#endif /* CONFIG_DISPLAY_BOARDINFO */
101
Simon Glass82776362015-04-14 21:03:27 -0600102__weak int tegra_lcd_pmic_init(int board_it)
103{
104 return 0;
105}
106
Simon Glassc96d7092015-06-05 14:39:42 -0600107__weak int nvidia_board_init(void)
108{
109 return 0;
110}
111
Wei Ni5aff0212012-04-02 13:18:58 +0000112/*
Tom Warren3f82b1d2011-01-27 10:58:05 +0000113 * Routine: board_init
114 * Description: Early hardware init.
115 */
116int board_init(void)
117{
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000118 __maybe_unused int err;
Simon Glass82776362015-04-14 21:03:27 -0600119 __maybe_unused int board_id;
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000120
Simon Glassa04eba92011-11-05 04:46:51 +0000121 /* Do clocks and UART first so that printf() works */
Simon Glass4ed59e72011-09-21 12:40:04 +0000122 clock_init();
123 clock_verify();
124
Alexandre Courboteca676b2015-10-19 13:57:03 +0900125 tegra_gpu_config();
Alexandre Courbot871d78e2015-07-09 16:33:00 +0900126
Simon Glassfda6fac2014-10-13 23:42:13 -0600127#ifdef CONFIG_TEGRA_SPI
Stephen Warrene0284942012-06-12 08:33:40 +0000128 pin_mux_spi();
Tom Warren9112ef82011-11-05 09:48:11 +0000129#endif
Allen Martinb19f5742013-01-29 13:51:28 +0000130
Simon Glass3f2997a2016-01-30 16:37:48 -0700131 /* Init is handled automatically in the driver-model case */
Simon Glasse0076332016-01-30 16:38:02 -0700132#if defined(CONFIG_DM_VIDEO)
Marc Dietrich716d9432012-11-25 11:26:11 +0000133 pin_mux_display();
Simon Glass135a87e2016-01-30 16:37:49 -0700134#endif
Tom Warren3f82b1d2011-01-27 10:58:05 +0000135 /* boot param addr */
136 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni5aff0212012-04-02 13:18:58 +0000137
138 power_det_init();
139
Simon Glass1f2ba722012-10-30 07:28:53 +0000140#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glass87236262012-04-02 13:18:54 +0000141# ifdef CONFIG_TEGRA_PMU
142 if (pmu_set_nominal())
143 debug("Failed to select nominal voltages\n");
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000144# ifdef CONFIG_TEGRA_CLOCK_SCALING
145 err = board_emc_init();
146 if (err)
147 debug("Memory controller init failed: %d\n", err);
148# endif
149# endif /* CONFIG_TEGRA_PMU */
Simon Glass346451b2015-04-14 21:03:28 -0600150#ifdef CONFIG_AS3722_POWER
151 err = as3722_init(NULL);
152 if (err && err != -ENODEV)
153 return err;
154#endif
Simon Glass1f2ba722012-10-30 07:28:53 +0000155#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren3f82b1d2011-01-27 10:58:05 +0000156
Simon Glassf10393e2012-02-27 10:52:50 +0000157#ifdef CONFIG_USB_EHCI_TEGRA
158 pin_mux_usb();
Simon Glassf10393e2012-02-27 10:52:50 +0000159#endif
Mateusz Zalega16297cf2013-10-04 19:22:26 +0200160
Simon Glasse0076332016-01-30 16:38:02 -0700161#if defined(CONFIG_DM_VIDEO)
Simon Glass82776362015-04-14 21:03:27 -0600162 board_id = tegra_board_id();
163 err = tegra_lcd_pmic_init(board_id);
164 if (err)
165 return err;
Simon Glass135a87e2016-01-30 16:37:49 -0700166#endif
Simon Glassf10393e2012-02-27 10:52:50 +0000167
Lucas Stachc0720af2012-09-29 10:02:09 +0000168#ifdef CONFIG_TEGRA_NAND
169 pin_mux_nand();
170#endif
171
Thierry Reding79c7a902014-12-09 22:25:09 -0700172 tegra_xusb_padctl_init(gd->fdt_blob);
173
Tom Warren29f3e3f2012-09-04 17:00:24 -0700174#ifdef CONFIG_TEGRA_LP0
Allen Martina49716a2012-08-31 08:30:11 +0000175 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
176 warmboot_save_sdram_params();
177
Simon Glass67ac5792012-04-02 13:18:57 +0000178 /* prepare the WB code to LP0 location */
179 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
180#endif
Simon Glassc96d7092015-06-05 14:39:42 -0600181 return nvidia_board_init();
Tom Warren3f82b1d2011-01-27 10:58:05 +0000182}
Tom Warren21ef6a12011-05-31 10:30:37 +0000183
Simon Glass3e00dbd2011-09-21 12:40:03 +0000184#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000185static void __gpio_early_init(void)
186{
187}
188
189void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
190
Simon Glass3e00dbd2011-09-21 12:40:03 +0000191int board_early_init_f(void)
192{
Stephen Warrendd8204d2016-01-26 10:59:42 -0700193#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
194#define USBCMD_FS2 (1 << 15)
195 {
196 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
197 writel(USBCMD_FS2, &usbctlr->usb_cmd);
198 }
199#endif
200
Thierry Redingaa441872015-07-28 11:35:53 +0200201 /* Do any special system timer/TSC setup */
202#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
203 if (!tegra_cpu_is_non_secure())
204#endif
205 arch_timer_init();
206
Tom Warren6d6c0ba2012-12-11 13:34:17 +0000207 pinmux_init();
Simon Glassf46a9452011-11-28 15:04:40 +0000208 board_init_uart_f();
Simon Glass3e00dbd2011-09-21 12:40:03 +0000209
210 /* Initialize periph GPIOs */
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000211 gpio_early_init();
Simon Glassa04eba92011-11-05 04:46:51 +0000212 gpio_early_init_uart();
Lucas Stach0cd10c72012-09-25 20:21:14 +0000213
Simon Glass3e00dbd2011-09-21 12:40:03 +0000214 return 0;
215}
216#endif /* EARLY_INIT */
Simon Glass1b24a502012-10-17 13:24:52 +0000217
218int board_late_init(void)
219{
Stephen Warren73c38932015-01-19 16:25:52 -0700220#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
221 if (tegra_cpu_is_non_secure()) {
222 printf("CPU is in NS mode\n");
223 setenv("cpu_ns_mode", "1");
224 } else {
225 setenv("cpu_ns_mode", "");
226 }
227#endif
Tom Warren66999892015-02-20 12:22:22 -0700228 start_cpu_fan();
229
Simon Glass1b24a502012-10-17 13:24:52 +0000230 return 0;
231}
Tom Warrenc9aa8312013-02-21 12:31:30 +0000232
233#if defined(CONFIG_TEGRA_MMC)
Jeroen Hofstee19d7bf32014-10-08 22:57:46 +0200234__weak void pin_mux_mmc(void)
Tom Warrenc9aa8312013-02-21 12:31:30 +0000235{
236}
237
Tom Warrenc9aa8312013-02-21 12:31:30 +0000238/* this is a weak define that we are overriding */
239int board_mmc_init(bd_t *bd)
240{
241 debug("%s called\n", __func__);
242
243 /* Enable muxes, etc. for SDMMC controllers */
244 pin_mux_mmc();
245
246 debug("%s: init MMC\n", __func__);
247 tegra_mmc_init();
248
249 return 0;
250}
Tom Warren190be1f2013-02-26 12:26:55 -0700251
252void pad_init_mmc(struct mmc_host *host)
253{
254#if defined(CONFIG_TEGRA30)
255 enum periph_id id = host->mmc_id;
256 u32 val;
257
258 debug("%s: sdmmc address = %08x, id = %d\n", __func__,
259 (unsigned int)host->reg, id);
260
261 /* Set the pad drive strength for SDMMC1 or 3 only */
262 if (id != PERIPH_ID_SDMMC1 && id != PERIPH_ID_SDMMC3) {
263 debug("%s: settings are only valid for SDMMC1/SDMMC3!\n",
264 __func__);
265 return;
266 }
267
268 val = readl(&host->reg->sdmemcmppadctl);
269 val &= 0xFFFFFFF0;
270 val |= MEMCOMP_PADCTRL_VREF;
271 writel(val, &host->reg->sdmemcmppadctl);
272
273 val = readl(&host->reg->autocalcfg);
274 val &= 0xFFFF0000;
275 val |= AUTO_CAL_PU_OFFSET | AUTO_CAL_PD_OFFSET | AUTO_CAL_ENABLED;
276 writel(val, &host->reg->autocalcfg);
277#endif /* T30 */
278}
279#endif /* MMC */
Thierry Reding00f782a2015-07-27 11:45:24 -0600280
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600281/*
282 * In some SW environments, a memory carve-out exists to house a secure
283 * monitor, a trusted OS, and/or various statically allocated media buffers.
284 *
285 * This carveout exists at the highest possible address that is within a
286 * 32-bit physical address space.
287 *
288 * This function returns the total size of this carve-out. At present, the
289 * returned value is hard-coded for simplicity. In the future, it may be
290 * possible to determine the carve-out size:
291 * - By querying some run-time information source, such as:
292 * - A structure passed to U-Boot by earlier boot software.
293 * - SoC registers.
294 * - A call into the secure monitor.
295 * - In the per-board U-Boot configuration header, based on knowledge of the
296 * SW environment that U-Boot is being built for.
297 *
298 * For now, we support two configurations in U-Boot:
299 * - 32-bit ports without any form of carve-out.
300 * - 64 bit ports which are assumed to use a carve-out of a conservatively
301 * hard-coded size.
302 */
303static ulong carveout_size(void)
304{
Thierry Reding00f782a2015-07-27 11:45:24 -0600305#ifdef CONFIG_ARM64
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600306 return SZ_512M;
307#else
308 return 0;
309#endif
310}
311
312/*
313 * Determine the amount of usable RAM below 4GiB, taking into account any
314 * carve-out that may be assigned.
315 */
316static ulong usable_ram_size_below_4g(void)
317{
318 ulong total_size_below_4g;
319 ulong usable_size_below_4g;
320
321 /*
322 * The total size of RAM below 4GiB is the lesser address of:
323 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
324 * (b) The size RAM physically present in the system.
325 */
326 if (gd->ram_size < SZ_2G)
327 total_size_below_4g = gd->ram_size;
328 else
329 total_size_below_4g = SZ_2G;
330
331 /* Calculate usable RAM by subtracting out any carve-out size */
332 usable_size_below_4g = total_size_below_4g - carveout_size();
333
334 return usable_size_below_4g;
335}
336
337/*
338 * Represent all available RAM in either one or two banks.
339 *
340 * The first bank describes any usable RAM below 4GiB.
341 * The second bank describes any RAM above 4GiB.
342 *
343 * This split is driven by the following requirements:
344 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
345 * property for memory below and above the 4GiB boundary. The layout of that
346 * DT property is directly driven by the entries in the U-Boot bank array.
347 * - The potential existence of a carve-out at the end of RAM below 4GiB can
348 * only be represented using multiple banks.
349 *
350 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
351 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
352 * command-line.
353 *
354 * This does mean that the DT U-Boot passes to the Linux kernel will not
355 * include this RAM in /memory/reg at all. An alternative would be to include
356 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
357 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
358 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
359 * mapping, so either way is acceptable.
360 *
361 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
362 * start address of that bank cannot be represented in the 32-bit .size
363 * field.
364 */
365void dram_init_banksize(void)
366{
367 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
368 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
369
Simon Glasse81ca882015-11-19 20:27:02 -0700370#ifdef CONFIG_PCI
371 gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
372#endif
373
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600374#ifdef CONFIG_PHYS_64BIT
375 if (gd->ram_size > SZ_2G) {
376 gd->bd->bi_dram[1].start = 0x100000000;
377 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
378 } else
379#endif
380 {
381 gd->bd->bi_dram[1].start = 0;
382 gd->bd->bi_dram[1].size = 0;
383 }
384}
385
Thierry Reding00f782a2015-07-27 11:45:24 -0600386/*
387 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
388 * 32-bits of the physical address space. Cap the maximum usable RAM area
389 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600390 * boundary that most devices can address. Also, don't let U-Boot use any
391 * carve-out, as mentioned above.
Stephen Warren424afc02015-07-29 13:47:58 -0600392 *
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600393 * This function is called before dram_init_banksize(), so we can't simply
394 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
Thierry Reding00f782a2015-07-27 11:45:24 -0600395 */
396ulong board_get_usable_ram_top(ulong total_size)
397{
Stephen Warrenbbc1b992015-08-07 16:12:45 -0600398 return CONFIG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
Thierry Reding00f782a2015-07-27 11:45:24 -0600399}