blob: 672691fa6a716034b84f3140daec214970d12b7a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleming50586ef2008-10-30 16:47:16 -05002/*
Jerry Huangd621da02011-01-06 23:42:19 -06003 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Andy Fleming50586ef2008-10-30 16:47:16 -05004 * Andy Fleming
5 *
6 * Based vaguely on the pxa mmc code:
7 * (C) Copyright 2003
8 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
Andy Fleming50586ef2008-10-30 16:47:16 -05009 */
10
11#include <config.h>
12#include <common.h>
13#include <command.h>
Peng Fan3cb14502018-10-18 14:28:35 +020014#include <clk.h>
Jaehoon Chung915ffa52016-07-19 16:33:36 +090015#include <errno.h>
Anton Vorontsovb33433a2009-06-10 00:25:29 +040016#include <hwconfig.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050017#include <mmc.h>
18#include <part.h>
Peng Fan4483b7e2017-06-12 17:50:54 +080019#include <power/regulator.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050020#include <malloc.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050021#include <fsl_esdhc.h>
Anton Vorontsovb33433a2009-06-10 00:25:29 +040022#include <fdt_support.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050023#include <asm/io.h>
Peng Fan96f04072016-03-25 14:16:56 +080024#include <dm.h>
25#include <asm-generic/gpio.h>
Peng Fan51313b42018-01-21 19:00:24 +080026#include <dm/pinctrl.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050027
Andy Fleming50586ef2008-10-30 16:47:16 -050028DECLARE_GLOBAL_DATA_PTR;
29
Ye.Lia3d6e382014-11-04 15:35:49 +080030#define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
31 IRQSTATEN_CINT | \
32 IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
33 IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
34 IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
35 IRQSTATEN_DINT)
Peng Fan51313b42018-01-21 19:00:24 +080036#define MAX_TUNING_LOOP 40
Ye.Lia3d6e382014-11-04 15:35:49 +080037
Andy Fleming50586ef2008-10-30 16:47:16 -050038struct fsl_esdhc {
Haijun.Zhang511948b2013-10-30 11:37:55 +080039 uint dsaddr; /* SDMA system address register */
40 uint blkattr; /* Block attributes register */
41 uint cmdarg; /* Command argument register */
42 uint xfertyp; /* Transfer type register */
43 uint cmdrsp0; /* Command response 0 register */
44 uint cmdrsp1; /* Command response 1 register */
45 uint cmdrsp2; /* Command response 2 register */
46 uint cmdrsp3; /* Command response 3 register */
47 uint datport; /* Buffer data port register */
48 uint prsstat; /* Present state register */
49 uint proctl; /* Protocol control register */
50 uint sysctl; /* System Control Register */
51 uint irqstat; /* Interrupt status register */
52 uint irqstaten; /* Interrupt status enable register */
53 uint irqsigen; /* Interrupt signal enable register */
54 uint autoc12err; /* Auto CMD error status register */
55 uint hostcapblt; /* Host controller capabilities register */
56 uint wml; /* Watermark level register */
57 uint mixctrl; /* For USDHC */
58 char reserved1[4]; /* reserved */
59 uint fevt; /* Force event register */
60 uint admaes; /* ADMA error status register */
61 uint adsaddr; /* ADMA system address register */
Peng Fanf53225c2016-06-15 10:53:00 +080062 char reserved2[4];
63 uint dllctrl;
64 uint dllstat;
65 uint clktunectrlstatus;
Peng Fan59d37822018-01-21 19:00:22 +080066 char reserved3[4];
67 uint strobe_dllctrl;
68 uint strobe_dllstat;
69 char reserved4[72];
Peng Fanf53225c2016-06-15 10:53:00 +080070 uint vendorspec;
71 uint mmcboot;
72 uint vendorspec2;
Peng Fan59d37822018-01-21 19:00:22 +080073 uint tuning_ctrl; /* on i.MX6/7/8 */
74 char reserved5[44];
Haijun.Zhang511948b2013-10-30 11:37:55 +080075 uint hostver; /* Host controller version register */
Otavio Salvadorf022d362015-02-17 10:42:43 -020076 char reserved6[4]; /* reserved */
Peng Fan59d37822018-01-21 19:00:22 +080077 uint dmaerraddr; /* DMA error address register */
Peng Fanf53225c2016-06-15 10:53:00 +080078 char reserved7[4]; /* reserved */
Peng Fan59d37822018-01-21 19:00:22 +080079 uint dmaerrattr; /* DMA error attribute register */
80 char reserved8[4]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080081 uint hostcapblt2; /* Host controller capabilities register 2 */
Peng Fan59d37822018-01-21 19:00:22 +080082 char reserved9[8]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080083 uint tcr; /* Tuning control register */
Peng Fan59d37822018-01-21 19:00:22 +080084 char reserved10[28]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080085 uint sddirctl; /* SD direction control register */
Peng Fan59d37822018-01-21 19:00:22 +080086 char reserved11[712];/* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080087 uint scr; /* eSDHC control register */
Andy Fleming50586ef2008-10-30 16:47:16 -050088};
89
Simon Glasse88e1d92017-07-29 11:35:21 -060090struct fsl_esdhc_plat {
91 struct mmc_config cfg;
92 struct mmc mmc;
93};
94
Peng Fan51313b42018-01-21 19:00:24 +080095struct esdhc_soc_data {
96 u32 flags;
97 u32 caps;
98};
99
Peng Fan96f04072016-03-25 14:16:56 +0800100/**
101 * struct fsl_esdhc_priv
102 *
103 * @esdhc_regs: registers of the sdhc controller
104 * @sdhc_clk: Current clk of the sdhc controller
105 * @bus_width: bus width, 1bit, 4bit or 8bit
106 * @cfg: mmc config
107 * @mmc: mmc
108 * Following is used when Driver Model is enabled for MMC
109 * @dev: pointer for the device
110 * @non_removable: 0: removable; 1: non-removable
Peng Fan14831512016-06-15 10:53:02 +0800111 * @wp_enable: 1: enable checking wp; 0: no check
Peng Fan32a91792017-06-12 17:50:53 +0800112 * @vs18_enable: 1: use 1.8V voltage; 0: use 3.3V
Peng Fan51313b42018-01-21 19:00:24 +0800113 * @flags: ESDHC_FLAG_xx in include/fsl_esdhc.h
114 * @caps: controller capabilities
115 * @tuning_step: tuning step setting in tuning_ctrl register
116 * @start_tuning_tap: the start point for tuning in tuning_ctrl register
117 * @strobe_dll_delay_target: settings in strobe_dllctrl
118 * @signal_voltage: indicating the current voltage
Peng Fan96f04072016-03-25 14:16:56 +0800119 * @cd_gpio: gpio for card detection
Peng Fan14831512016-06-15 10:53:02 +0800120 * @wp_gpio: gpio for write protection
Peng Fan96f04072016-03-25 14:16:56 +0800121 */
122struct fsl_esdhc_priv {
123 struct fsl_esdhc *esdhc_regs;
124 unsigned int sdhc_clk;
Peng Fan3cb14502018-10-18 14:28:35 +0200125 struct clk per_clk;
Peng Fan51313b42018-01-21 19:00:24 +0800126 unsigned int clock;
127 unsigned int mode;
Peng Fan96f04072016-03-25 14:16:56 +0800128 unsigned int bus_width;
Simon Glass653282b2017-07-29 11:35:24 -0600129#if !CONFIG_IS_ENABLED(BLK)
Peng Fan96f04072016-03-25 14:16:56 +0800130 struct mmc *mmc;
Simon Glass653282b2017-07-29 11:35:24 -0600131#endif
Peng Fan96f04072016-03-25 14:16:56 +0800132 struct udevice *dev;
133 int non_removable;
Peng Fan14831512016-06-15 10:53:02 +0800134 int wp_enable;
Peng Fan32a91792017-06-12 17:50:53 +0800135 int vs18_enable;
Peng Fan51313b42018-01-21 19:00:24 +0800136 u32 flags;
137 u32 caps;
138 u32 tuning_step;
139 u32 tuning_start_tap;
140 u32 strobe_dll_delay_target;
141 u32 signal_voltage;
142#if IS_ENABLED(CONFIG_DM_REGULATOR)
143 struct udevice *vqmmc_dev;
144 struct udevice *vmmc_dev;
145#endif
Yangbo Lufc8048a2016-12-07 11:54:30 +0800146#ifdef CONFIG_DM_GPIO
Peng Fan96f04072016-03-25 14:16:56 +0800147 struct gpio_desc cd_gpio;
Peng Fan14831512016-06-15 10:53:02 +0800148 struct gpio_desc wp_gpio;
Yangbo Lufc8048a2016-12-07 11:54:30 +0800149#endif
Peng Fan96f04072016-03-25 14:16:56 +0800150};
151
Andy Fleming50586ef2008-10-30 16:47:16 -0500152/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipseafa90a2012-10-29 13:34:44 +0000153static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleming50586ef2008-10-30 16:47:16 -0500154{
155 uint xfertyp = 0;
156
157 if (data) {
Dipen Dudhat77c14582009-10-05 15:41:58 +0530158 xfertyp |= XFERTYP_DPSEL;
159#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
160 xfertyp |= XFERTYP_DMAEN;
161#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500162 if (data->blocks > 1) {
163 xfertyp |= XFERTYP_MSBSEL;
164 xfertyp |= XFERTYP_BCEN;
Jerry Huangd621da02011-01-06 23:42:19 -0600165#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
166 xfertyp |= XFERTYP_AC12EN;
167#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500168 }
169
170 if (data->flags & MMC_DATA_READ)
171 xfertyp |= XFERTYP_DTDSEL;
172 }
173
174 if (cmd->resp_type & MMC_RSP_CRC)
175 xfertyp |= XFERTYP_CCCEN;
176 if (cmd->resp_type & MMC_RSP_OPCODE)
177 xfertyp |= XFERTYP_CICEN;
178 if (cmd->resp_type & MMC_RSP_136)
179 xfertyp |= XFERTYP_RSPTYP_136;
180 else if (cmd->resp_type & MMC_RSP_BUSY)
181 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
182 else if (cmd->resp_type & MMC_RSP_PRESENT)
183 xfertyp |= XFERTYP_RSPTYP_48;
184
Jason Liu4571de32011-03-22 01:32:31 +0000185 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
186 xfertyp |= XFERTYP_CMDTYP_ABORT;
Yangbo Lu25503442016-01-21 17:33:19 +0800187
Andy Fleming50586ef2008-10-30 16:47:16 -0500188 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
189}
190
Dipen Dudhat77c14582009-10-05 15:41:58 +0530191#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
192/*
193 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
194 */
Simon Glass09b465f2017-07-29 11:35:17 -0600195static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
196 struct mmc_data *data)
Dipen Dudhat77c14582009-10-05 15:41:58 +0530197{
Peng Fan96f04072016-03-25 14:16:56 +0800198 struct fsl_esdhc *regs = priv->esdhc_regs;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530199 uint blocks;
200 char *buffer;
201 uint databuf;
202 uint size;
203 uint irqstat;
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100204 ulong start;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530205
206 if (data->flags & MMC_DATA_READ) {
207 blocks = data->blocks;
208 buffer = data->dest;
209 while (blocks) {
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100210 start = get_timer(0);
Dipen Dudhat77c14582009-10-05 15:41:58 +0530211 size = data->blocksize;
212 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100213 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)) {
214 if (get_timer(start) > PIO_TIMEOUT) {
215 printf("\nData Read Failed in PIO Mode.");
216 return;
217 }
Dipen Dudhat77c14582009-10-05 15:41:58 +0530218 }
219 while (size && (!(irqstat & IRQSTAT_TC))) {
220 udelay(100); /* Wait before last byte transfer complete */
221 irqstat = esdhc_read32(&regs->irqstat);
222 databuf = in_le32(&regs->datport);
223 *((uint *)buffer) = databuf;
224 buffer += 4;
225 size -= 4;
226 }
227 blocks--;
228 }
229 } else {
230 blocks = data->blocks;
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200231 buffer = (char *)data->src;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530232 while (blocks) {
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100233 start = get_timer(0);
Dipen Dudhat77c14582009-10-05 15:41:58 +0530234 size = data->blocksize;
235 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100236 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)) {
237 if (get_timer(start) > PIO_TIMEOUT) {
238 printf("\nData Write Failed in PIO Mode.");
239 return;
240 }
Dipen Dudhat77c14582009-10-05 15:41:58 +0530241 }
242 while (size && (!(irqstat & IRQSTAT_TC))) {
243 udelay(100); /* Wait before last byte transfer complete */
244 databuf = *((uint *)buffer);
245 buffer += 4;
246 size -= 4;
247 irqstat = esdhc_read32(&regs->irqstat);
248 out_le32(&regs->datport, databuf);
249 }
250 blocks--;
251 }
252 }
253}
254#endif
255
Simon Glass09b465f2017-07-29 11:35:17 -0600256static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
257 struct mmc_data *data)
Andy Fleming50586ef2008-10-30 16:47:16 -0500258{
Andy Fleming50586ef2008-10-30 16:47:16 -0500259 int timeout;
Peng Fan96f04072016-03-25 14:16:56 +0800260 struct fsl_esdhc *regs = priv->esdhc_regs;
Peng Faneec2d432018-01-10 13:20:40 +0800261#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
Peng Fancd357ad2018-11-20 10:19:25 +0000262 defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
Yangbo Lu8b064602015-03-20 19:28:31 -0700263 dma_addr_t addr;
264#endif
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200265 uint wml_value;
Andy Fleming50586ef2008-10-30 16:47:16 -0500266
267 wml_value = data->blocksize/4;
268
269 if (data->flags & MMC_DATA_READ) {
Priyanka Jain32c8cfb2011-02-09 09:24:10 +0530270 if (wml_value > WML_RD_WML_MAX)
271 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleming50586ef2008-10-30 16:47:16 -0500272
Roy Zangab467c52010-02-09 18:23:33 +0800273 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Ye.Li71689772014-02-20 18:00:57 +0800274#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Peng Faneec2d432018-01-10 13:20:40 +0800275#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
Peng Fancd357ad2018-11-20 10:19:25 +0000276 defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
Yangbo Lu8b064602015-03-20 19:28:31 -0700277 addr = virt_to_phys((void *)(data->dest));
278 if (upper_32_bits(addr))
279 printf("Error found for upper 32 bits\n");
280 else
281 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
282#else
Stefano Babicc67bee12010-02-05 15:11:27 +0100283 esdhc_write32(&regs->dsaddr, (u32)data->dest);
Ye.Li71689772014-02-20 18:00:57 +0800284#endif
Yangbo Lu8b064602015-03-20 19:28:31 -0700285#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500286 } else {
Ye.Li71689772014-02-20 18:00:57 +0800287#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Eric Nelsone576bd92012-04-25 14:28:48 +0000288 flush_dcache_range((ulong)data->src,
289 (ulong)data->src+data->blocks
290 *data->blocksize);
Ye.Li71689772014-02-20 18:00:57 +0800291#endif
Priyanka Jain32c8cfb2011-02-09 09:24:10 +0530292 if (wml_value > WML_WR_WML_MAX)
293 wml_value = WML_WR_WML_MAX_VAL;
Peng Fan14831512016-06-15 10:53:02 +0800294 if (priv->wp_enable) {
295 if ((esdhc_read32(&regs->prsstat) &
296 PRSSTAT_WPSPL) == 0) {
297 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900298 return -ETIMEDOUT;
Peng Fan14831512016-06-15 10:53:02 +0800299 }
Ye Lida8e1f32019-01-07 09:10:27 +0000300 } else {
301#ifdef CONFIG_DM_GPIO
302 if (dm_gpio_is_valid(&priv->wp_gpio) && dm_gpio_get_value(&priv->wp_gpio)) {
303 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
304 return -ETIMEDOUT;
305 }
306#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500307 }
Roy Zangab467c52010-02-09 18:23:33 +0800308
309 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
310 wml_value << 16);
Ye.Li71689772014-02-20 18:00:57 +0800311#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Peng Faneec2d432018-01-10 13:20:40 +0800312#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
Peng Fancd357ad2018-11-20 10:19:25 +0000313 defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
Yangbo Lu8b064602015-03-20 19:28:31 -0700314 addr = virt_to_phys((void *)(data->src));
315 if (upper_32_bits(addr))
316 printf("Error found for upper 32 bits\n");
317 else
318 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
319#else
Stefano Babicc67bee12010-02-05 15:11:27 +0100320 esdhc_write32(&regs->dsaddr, (u32)data->src);
Ye.Li71689772014-02-20 18:00:57 +0800321#endif
Yangbo Lu8b064602015-03-20 19:28:31 -0700322#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500323 }
324
Stefano Babicc67bee12010-02-05 15:11:27 +0100325 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Andy Fleming50586ef2008-10-30 16:47:16 -0500326
327 /* Calculate the timeout period for data transactions */
Priyanka Jainb71ea332011-03-03 09:18:56 +0530328 /*
329 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
330 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
331 * So, Number of SD Clock cycles for 0.25sec should be minimum
332 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500333 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainb71ea332011-03-03 09:18:56 +0530334 * As 1) >= 2)
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500335 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainb71ea332011-03-03 09:18:56 +0530336 * Taking log2 both the sides
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500337 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainb71ea332011-03-03 09:18:56 +0530338 * Rounding up to next power of 2
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500339 * => timeout + 13 = log2(mmc->clock/4) + 1
340 * => timeout + 13 = fls(mmc->clock/4)
Yangbo Lue978a312015-12-30 14:19:30 +0800341 *
342 * However, the MMC spec "It is strongly recommended for hosts to
343 * implement more than 500ms timeout value even if the card
344 * indicates the 250ms maximum busy length." Even the previous
345 * value of 300ms is known to be insufficient for some cards.
346 * So, we use
347 * => timeout + 13 = fls(mmc->clock/2)
Priyanka Jainb71ea332011-03-03 09:18:56 +0530348 */
Yangbo Lue978a312015-12-30 14:19:30 +0800349 timeout = fls(mmc->clock/2);
Andy Fleming50586ef2008-10-30 16:47:16 -0500350 timeout -= 13;
351
352 if (timeout > 14)
353 timeout = 14;
354
355 if (timeout < 0)
356 timeout = 0;
357
Kumar Gala5103a032011-01-29 15:36:10 -0600358#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
359 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
360 timeout++;
361#endif
362
Haijun.Zhang1336e2d2014-03-18 17:04:23 +0800363#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
364 timeout = 0xE;
365#endif
Stefano Babicc67bee12010-02-05 15:11:27 +0100366 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleming50586ef2008-10-30 16:47:16 -0500367
368 return 0;
369}
370
Eric Nelsone576bd92012-04-25 14:28:48 +0000371static void check_and_invalidate_dcache_range
372 (struct mmc_cmd *cmd,
373 struct mmc_data *data) {
Yangbo Lu8b064602015-03-20 19:28:31 -0700374 unsigned start = 0;
Yangbo Lucc634e22016-05-12 19:12:58 +0800375 unsigned end = 0;
Eric Nelsone576bd92012-04-25 14:28:48 +0000376 unsigned size = roundup(ARCH_DMA_MINALIGN,
377 data->blocks*data->blocksize);
Peng Faneec2d432018-01-10 13:20:40 +0800378#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
Peng Fancd357ad2018-11-20 10:19:25 +0000379 defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
Yangbo Lu8b064602015-03-20 19:28:31 -0700380 dma_addr_t addr;
381
382 addr = virt_to_phys((void *)(data->dest));
383 if (upper_32_bits(addr))
384 printf("Error found for upper 32 bits\n");
385 else
386 start = lower_32_bits(addr);
Yangbo Lucc634e22016-05-12 19:12:58 +0800387#else
388 start = (unsigned)data->dest;
Yangbo Lu8b064602015-03-20 19:28:31 -0700389#endif
Yangbo Lucc634e22016-05-12 19:12:58 +0800390 end = start + size;
Eric Nelsone576bd92012-04-25 14:28:48 +0000391 invalidate_dcache_range(start, end);
392}
Tom Rini10dc7772014-05-23 09:19:05 -0400393
Angelo Dureghello1f15cb82019-01-19 10:40:38 +0100394#ifdef CONFIG_MCF5441x
395/*
396 * Swaps 32-bit words to little-endian byte order.
397 */
398static inline void sd_swap_dma_buff(struct mmc_data *data)
399{
400 int i, size = data->blocksize >> 2;
401 u32 *buffer = (u32 *)data->dest;
402 u32 sw;
403
404 while (data->blocks--) {
405 for (i = 0; i < size; i++) {
406 sw = __sw32(*buffer);
407 *buffer++ = sw;
408 }
409 }
410}
411#endif
412
Andy Fleming50586ef2008-10-30 16:47:16 -0500413/*
414 * Sends a command out on the bus. Takes the mmc pointer,
415 * a command pointer, and an optional data pointer.
416 */
Simon Glass9586aa62017-07-29 11:35:18 -0600417static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
418 struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleming50586ef2008-10-30 16:47:16 -0500419{
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500420 int err = 0;
Andy Fleming50586ef2008-10-30 16:47:16 -0500421 uint xfertyp;
422 uint irqstat;
Peng Fan51313b42018-01-21 19:00:24 +0800423 u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
Peng Fan96f04072016-03-25 14:16:56 +0800424 struct fsl_esdhc *regs = priv->esdhc_regs;
Fabio Estevam29c2edb2018-11-19 10:31:53 -0200425 unsigned long start;
Andy Fleming50586ef2008-10-30 16:47:16 -0500426
Jerry Huangd621da02011-01-06 23:42:19 -0600427#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
428 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
429 return 0;
430#endif
431
Stefano Babicc67bee12010-02-05 15:11:27 +0100432 esdhc_write32(&regs->irqstat, -1);
Andy Fleming50586ef2008-10-30 16:47:16 -0500433
434 sync();
435
436 /* Wait for the bus to be idle */
Stefano Babicc67bee12010-02-05 15:11:27 +0100437 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
438 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
439 ;
Andy Fleming50586ef2008-10-30 16:47:16 -0500440
Stefano Babicc67bee12010-02-05 15:11:27 +0100441 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
442 ;
Andy Fleming50586ef2008-10-30 16:47:16 -0500443
444 /* Wait at least 8 SD clock cycles before the next command */
445 /*
446 * Note: This is way more than 8 cycles, but 1ms seems to
447 * resolve timing issues with some cards
448 */
449 udelay(1000);
450
451 /* Set up for a data transfer if we have one */
452 if (data) {
Simon Glass09b465f2017-07-29 11:35:17 -0600453 err = esdhc_setup_data(priv, mmc, data);
Andy Fleming50586ef2008-10-30 16:47:16 -0500454 if(err)
455 return err;
Peng Fan4683b222015-06-25 10:32:26 +0800456
457 if (data->flags & MMC_DATA_READ)
458 check_and_invalidate_dcache_range(cmd, data);
Andy Fleming50586ef2008-10-30 16:47:16 -0500459 }
460
461 /* Figure out the transfer arguments */
462 xfertyp = esdhc_xfertyp(cmd, data);
463
Andrew Gabbasov01b77352013-06-11 10:34:22 -0500464 /* Mask all irqs */
465 esdhc_write32(&regs->irqsigen, 0);
466
Andy Fleming50586ef2008-10-30 16:47:16 -0500467 /* Send the command */
Stefano Babicc67bee12010-02-05 15:11:27 +0100468 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
Jason Liu46927082011-11-25 00:18:04 +0000469#if defined(CONFIG_FSL_USDHC)
470 esdhc_write32(&regs->mixctrl,
Volodymyr Riazantsev0e1bf612015-01-20 10:16:44 -0500471 (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
472 | (mmc->ddr_mode ? XFERTYP_DDREN : 0));
Jason Liu46927082011-11-25 00:18:04 +0000473 esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
474#else
Stefano Babicc67bee12010-02-05 15:11:27 +0100475 esdhc_write32(&regs->xfertyp, xfertyp);
Jason Liu46927082011-11-25 00:18:04 +0000476#endif
Dirk Behme7a5b8022012-03-26 03:13:05 +0000477
Peng Fan51313b42018-01-21 19:00:24 +0800478 if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
479 (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200))
480 flags = IRQSTAT_BRR;
481
Andy Fleming50586ef2008-10-30 16:47:16 -0500482 /* Wait for the command to complete */
Fabio Estevam29c2edb2018-11-19 10:31:53 -0200483 start = get_timer(0);
484 while (!(esdhc_read32(&regs->irqstat) & flags)) {
485 if (get_timer(start) > 1000) {
486 err = -ETIMEDOUT;
487 goto out;
488 }
489 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500490
Stefano Babicc67bee12010-02-05 15:11:27 +0100491 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleming50586ef2008-10-30 16:47:16 -0500492
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500493 if (irqstat & CMD_ERR) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900494 err = -ECOMM;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500495 goto out;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000496 }
497
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500498 if (irqstat & IRQSTAT_CTOE) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900499 err = -ETIMEDOUT;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500500 goto out;
501 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500502
Otavio Salvadorf022d362015-02-17 10:42:43 -0200503 /* Switch voltage to 1.8V if CMD11 succeeded */
504 if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
505 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
506
507 printf("Run CMD11 1.8V switch\n");
508 /* Sleep for 5 ms - max time for card to switch to 1.8V */
509 udelay(5000);
510 }
511
Dirk Behme7a5b8022012-03-26 03:13:05 +0000512 /* Workaround for ESDHC errata ENGcm03648 */
513 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
Yangbo Lu253d5bd2015-04-15 10:13:12 +0800514 int timeout = 6000;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000515
Yangbo Lu253d5bd2015-04-15 10:13:12 +0800516 /* Poll on DATA0 line for cmd with busy signal for 600 ms */
Dirk Behme7a5b8022012-03-26 03:13:05 +0000517 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
518 PRSSTAT_DAT0)) {
519 udelay(100);
520 timeout--;
521 }
522
523 if (timeout <= 0) {
524 printf("Timeout waiting for DAT0 to go high!\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900525 err = -ETIMEDOUT;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500526 goto out;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000527 }
528 }
529
Andy Fleming50586ef2008-10-30 16:47:16 -0500530 /* Copy the response to the response buffer */
531 if (cmd->resp_type & MMC_RSP_136) {
532 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
533
Stefano Babicc67bee12010-02-05 15:11:27 +0100534 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
535 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
536 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
537 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincent998be3d2009-04-05 13:30:56 +0530538 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
539 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
540 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
541 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleming50586ef2008-10-30 16:47:16 -0500542 } else
Stefano Babicc67bee12010-02-05 15:11:27 +0100543 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleming50586ef2008-10-30 16:47:16 -0500544
545 /* Wait until all of the blocks are transferred */
546 if (data) {
Dipen Dudhat77c14582009-10-05 15:41:58 +0530547#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
Simon Glass09b465f2017-07-29 11:35:17 -0600548 esdhc_pio_read_write(priv, data);
Dipen Dudhat77c14582009-10-05 15:41:58 +0530549#else
Peng Fan51313b42018-01-21 19:00:24 +0800550 flags = DATA_COMPLETE;
551 if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
552 (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)) {
553 flags = IRQSTAT_BRR;
554 }
555
Andy Fleming50586ef2008-10-30 16:47:16 -0500556 do {
Stefano Babicc67bee12010-02-05 15:11:27 +0100557 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleming50586ef2008-10-30 16:47:16 -0500558
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500559 if (irqstat & IRQSTAT_DTOE) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900560 err = -ETIMEDOUT;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500561 goto out;
562 }
Frans Meulenbroeks63fb5a72010-07-31 04:45:18 +0000563
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500564 if (irqstat & DATA_ERR) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900565 err = -ECOMM;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500566 goto out;
567 }
Peng Fan51313b42018-01-21 19:00:24 +0800568 } while ((irqstat & flags) != flags);
Ye.Li71689772014-02-20 18:00:57 +0800569
Peng Fan4683b222015-06-25 10:32:26 +0800570 /*
571 * Need invalidate the dcache here again to avoid any
572 * cache-fill during the DMA operations such as the
573 * speculative pre-fetching etc.
574 */
Angelo Dureghello1f15cb82019-01-19 10:40:38 +0100575 if (data->flags & MMC_DATA_READ) {
Eric Nelson54899fc2013-04-03 12:31:56 +0000576 check_and_invalidate_dcache_range(cmd, data);
Angelo Dureghello1f15cb82019-01-19 10:40:38 +0100577#ifdef CONFIG_MCF5441x
578 sd_swap_dma_buff(data);
579#endif
580 }
Ye.Li71689772014-02-20 18:00:57 +0800581#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500582 }
583
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500584out:
585 /* Reset CMD and DATA portions on error */
586 if (err) {
587 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
588 SYSCTL_RSTC);
589 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
590 ;
591
592 if (data) {
593 esdhc_write32(&regs->sysctl,
594 esdhc_read32(&regs->sysctl) |
595 SYSCTL_RSTD);
596 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
597 ;
598 }
Otavio Salvadorf022d362015-02-17 10:42:43 -0200599
600 /* If this was CMD11, then notify that power cycle is needed */
601 if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
602 printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500603 }
604
Stefano Babicc67bee12010-02-05 15:11:27 +0100605 esdhc_write32(&regs->irqstat, -1);
Andy Fleming50586ef2008-10-30 16:47:16 -0500606
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500607 return err;
Andy Fleming50586ef2008-10-30 16:47:16 -0500608}
609
Simon Glass09b465f2017-07-29 11:35:17 -0600610static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
Andy Fleming50586ef2008-10-30 16:47:16 -0500611{
Benoît Thébaudeaub9b4f142018-01-16 22:44:18 +0100612 struct fsl_esdhc *regs = priv->esdhc_regs;
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200613 int div = 1;
614#ifdef ARCH_MXC
Benoît Thébaudeaub9b4f142018-01-16 22:44:18 +0100615#ifdef CONFIG_MX53
616 /* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
617 int pre_div = (regs == (struct fsl_esdhc *)MMC_SDHC3_BASE_ADDR) ? 2 : 1;
618#else
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200619 int pre_div = 1;
Benoît Thébaudeaub9b4f142018-01-16 22:44:18 +0100620#endif
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200621#else
622 int pre_div = 2;
623#endif
Lukasz Majewskib6a04272019-05-07 17:47:28 +0200624 int ddr_pre_div = mmc->ddr_mode ? 2 : 1;
Peng Fan96f04072016-03-25 14:16:56 +0800625 int sdhc_clk = priv->sdhc_clk;
Andy Fleming50586ef2008-10-30 16:47:16 -0500626 uint clk;
627
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200628 if (clock < mmc->cfg->f_min)
629 clock = mmc->cfg->f_min;
Stefano Babicc67bee12010-02-05 15:11:27 +0100630
Lukasz Majewskib6a04272019-05-07 17:47:28 +0200631 while (sdhc_clk / (16 * pre_div * ddr_pre_div) > clock && pre_div < 256)
632 pre_div *= 2;
Andy Fleming50586ef2008-10-30 16:47:16 -0500633
Lukasz Majewskib6a04272019-05-07 17:47:28 +0200634 while (sdhc_clk / (div * pre_div * ddr_pre_div) > clock && div < 16)
635 div++;
Andy Fleming50586ef2008-10-30 16:47:16 -0500636
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200637 pre_div >>= 1;
Andy Fleming50586ef2008-10-30 16:47:16 -0500638 div -= 1;
639
640 clk = (pre_div << 8) | (div << 4);
641
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700642#ifdef CONFIG_FSL_USDHC
Ye Li84ecdf62016-06-15 10:53:01 +0800643 esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700644#else
Kumar Galacc4d1222010-03-18 15:51:05 -0500645 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700646#endif
Stefano Babicc67bee12010-02-05 15:11:27 +0100647
648 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleming50586ef2008-10-30 16:47:16 -0500649
650 udelay(10000);
651
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700652#ifdef CONFIG_FSL_USDHC
Ye Li84ecdf62016-06-15 10:53:01 +0800653 esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700654#else
655 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
656#endif
Stefano Babicc67bee12010-02-05 15:11:27 +0100657
Peng Fan51313b42018-01-21 19:00:24 +0800658 priv->clock = clock;
Andy Fleming50586ef2008-10-30 16:47:16 -0500659}
660
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800661#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
Simon Glass09b465f2017-07-29 11:35:17 -0600662static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800663{
Peng Fan96f04072016-03-25 14:16:56 +0800664 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800665 u32 value;
666 u32 time_out;
667
668 value = esdhc_read32(&regs->sysctl);
669
670 if (enable)
671 value |= SYSCTL_CKEN;
672 else
673 value &= ~SYSCTL_CKEN;
674
675 esdhc_write32(&regs->sysctl, value);
676
677 time_out = 20;
678 value = PRSSTAT_SDSTB;
679 while (!(esdhc_read32(&regs->prsstat) & value)) {
680 if (time_out == 0) {
681 printf("fsl_esdhc: Internal clock never stabilised.\n");
682 break;
683 }
684 time_out--;
685 mdelay(1);
686 }
687}
688#endif
689
Peng Fan51313b42018-01-21 19:00:24 +0800690#ifdef MMC_SUPPORTS_TUNING
691static int esdhc_change_pinstate(struct udevice *dev)
692{
693 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
694 int ret;
695
696 switch (priv->mode) {
697 case UHS_SDR50:
698 case UHS_DDR50:
699 ret = pinctrl_select_state(dev, "state_100mhz");
700 break;
701 case UHS_SDR104:
702 case MMC_HS_200:
Peng Fanc76382f2018-08-10 14:07:55 +0800703 case MMC_HS_400:
Peng Fan51313b42018-01-21 19:00:24 +0800704 ret = pinctrl_select_state(dev, "state_200mhz");
705 break;
706 default:
707 ret = pinctrl_select_state(dev, "default");
708 break;
709 }
710
711 if (ret)
712 printf("%s %d error\n", __func__, priv->mode);
713
714 return ret;
715}
716
717static void esdhc_reset_tuning(struct mmc *mmc)
718{
719 struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
720 struct fsl_esdhc *regs = priv->esdhc_regs;
721
722 if (priv->flags & ESDHC_FLAG_USDHC) {
723 if (priv->flags & ESDHC_FLAG_STD_TUNING) {
724 esdhc_clrbits32(&regs->autoc12err,
725 MIX_CTRL_SMPCLK_SEL |
726 MIX_CTRL_EXE_TUNE);
727 }
728 }
729}
730
Peng Fanc76382f2018-08-10 14:07:55 +0800731static void esdhc_set_strobe_dll(struct mmc *mmc)
732{
733 struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
734 struct fsl_esdhc *regs = priv->esdhc_regs;
735 u32 val;
736
737 if (priv->clock > ESDHC_STROBE_DLL_CLK_FREQ) {
738 writel(ESDHC_STROBE_DLL_CTRL_RESET, &regs->strobe_dllctrl);
739
740 /*
741 * enable strobe dll ctrl and adjust the delay target
742 * for the uSDHC loopback read clock
743 */
744 val = ESDHC_STROBE_DLL_CTRL_ENABLE |
745 (priv->strobe_dll_delay_target <<
746 ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
747 writel(val, &regs->strobe_dllctrl);
748 /* wait 1us to make sure strobe dll status register stable */
749 mdelay(1);
750 val = readl(&regs->strobe_dllstat);
751 if (!(val & ESDHC_STROBE_DLL_STS_REF_LOCK))
752 pr_warn("HS400 strobe DLL status REF not lock!\n");
753 if (!(val & ESDHC_STROBE_DLL_STS_SLV_LOCK))
754 pr_warn("HS400 strobe DLL status SLV not lock!\n");
755 }
756}
757
Peng Fan51313b42018-01-21 19:00:24 +0800758static int esdhc_set_timing(struct mmc *mmc)
759{
760 struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
761 struct fsl_esdhc *regs = priv->esdhc_regs;
762 u32 mixctrl;
763
764 mixctrl = readl(&regs->mixctrl);
765 mixctrl &= ~(MIX_CTRL_DDREN | MIX_CTRL_HS400_EN);
766
767 switch (mmc->selected_mode) {
768 case MMC_LEGACY:
769 case SD_LEGACY:
770 esdhc_reset_tuning(mmc);
Peng Fanc76382f2018-08-10 14:07:55 +0800771 writel(mixctrl, &regs->mixctrl);
772 break;
773 case MMC_HS_400:
774 mixctrl |= MIX_CTRL_DDREN | MIX_CTRL_HS400_EN;
775 writel(mixctrl, &regs->mixctrl);
776 esdhc_set_strobe_dll(mmc);
Peng Fan51313b42018-01-21 19:00:24 +0800777 break;
778 case MMC_HS:
779 case MMC_HS_52:
780 case MMC_HS_200:
781 case SD_HS:
782 case UHS_SDR12:
783 case UHS_SDR25:
784 case UHS_SDR50:
785 case UHS_SDR104:
786 writel(mixctrl, &regs->mixctrl);
787 break;
788 case UHS_DDR50:
789 case MMC_DDR_52:
790 mixctrl |= MIX_CTRL_DDREN;
791 writel(mixctrl, &regs->mixctrl);
792 break;
793 default:
794 printf("Not supported %d\n", mmc->selected_mode);
795 return -EINVAL;
796 }
797
798 priv->mode = mmc->selected_mode;
799
800 return esdhc_change_pinstate(mmc->dev);
801}
802
803static int esdhc_set_voltage(struct mmc *mmc)
804{
805 struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
806 struct fsl_esdhc *regs = priv->esdhc_regs;
807 int ret;
808
809 priv->signal_voltage = mmc->signal_voltage;
810 switch (mmc->signal_voltage) {
811 case MMC_SIGNAL_VOLTAGE_330:
812 if (priv->vs18_enable)
813 return -EIO;
Abel Vesad76706c2019-02-01 16:40:11 +0000814#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan51313b42018-01-21 19:00:24 +0800815 if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
816 ret = regulator_set_value(priv->vqmmc_dev, 3300000);
817 if (ret) {
818 printf("Setting to 3.3V error");
819 return -EIO;
820 }
821 /* Wait for 5ms */
822 mdelay(5);
823 }
824#endif
825
826 esdhc_clrbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
827 if (!(esdhc_read32(&regs->vendorspec) &
828 ESDHC_VENDORSPEC_VSELECT))
829 return 0;
830
831 return -EAGAIN;
832 case MMC_SIGNAL_VOLTAGE_180:
Abel Vesad76706c2019-02-01 16:40:11 +0000833#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan51313b42018-01-21 19:00:24 +0800834 if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
835 ret = regulator_set_value(priv->vqmmc_dev, 1800000);
836 if (ret) {
837 printf("Setting to 1.8V error");
838 return -EIO;
839 }
840 }
841#endif
842 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
843 if (esdhc_read32(&regs->vendorspec) & ESDHC_VENDORSPEC_VSELECT)
844 return 0;
845
846 return -EAGAIN;
847 case MMC_SIGNAL_VOLTAGE_120:
848 return -ENOTSUPP;
849 default:
850 return 0;
851 }
852}
853
854static void esdhc_stop_tuning(struct mmc *mmc)
855{
856 struct mmc_cmd cmd;
857
858 cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
859 cmd.cmdarg = 0;
860 cmd.resp_type = MMC_RSP_R1b;
861
862 dm_mmc_send_cmd(mmc->dev, &cmd, NULL);
863}
864
865static int fsl_esdhc_execute_tuning(struct udevice *dev, uint32_t opcode)
866{
867 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
868 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
869 struct fsl_esdhc *regs = priv->esdhc_regs;
870 struct mmc *mmc = &plat->mmc;
871 u32 irqstaten = readl(&regs->irqstaten);
872 u32 irqsigen = readl(&regs->irqsigen);
873 int i, ret = -ETIMEDOUT;
874 u32 val, mixctrl;
875
876 /* clock tuning is not needed for upto 52MHz */
877 if (mmc->clock <= 52000000)
878 return 0;
879
880 /* This is readw/writew SDHCI_HOST_CONTROL2 when tuning */
881 if (priv->flags & ESDHC_FLAG_STD_TUNING) {
882 val = readl(&regs->autoc12err);
883 mixctrl = readl(&regs->mixctrl);
884 val &= ~MIX_CTRL_SMPCLK_SEL;
885 mixctrl &= ~(MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN);
886
887 val |= MIX_CTRL_EXE_TUNE;
888 mixctrl |= MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN;
889
890 writel(val, &regs->autoc12err);
891 writel(mixctrl, &regs->mixctrl);
892 }
893
894 /* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE); */
895 mixctrl = readl(&regs->mixctrl);
896 mixctrl = MIX_CTRL_DTDSEL_READ | (mixctrl & ~MIX_CTRL_SDHCI_MASK);
897 writel(mixctrl, &regs->mixctrl);
898
899 writel(IRQSTATEN_BRR, &regs->irqstaten);
900 writel(IRQSTATEN_BRR, &regs->irqsigen);
901
902 /*
903 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
904 * of loops reaches 40 times.
905 */
906 for (i = 0; i < MAX_TUNING_LOOP; i++) {
907 u32 ctrl;
908
909 if (opcode == MMC_CMD_SEND_TUNING_BLOCK_HS200) {
910 if (mmc->bus_width == 8)
911 writel(0x7080, &regs->blkattr);
912 else if (mmc->bus_width == 4)
913 writel(0x7040, &regs->blkattr);
914 } else {
915 writel(0x7040, &regs->blkattr);
916 }
917
918 /* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE) */
919 val = readl(&regs->mixctrl);
920 val = MIX_CTRL_DTDSEL_READ | (val & ~MIX_CTRL_SDHCI_MASK);
921 writel(val, &regs->mixctrl);
922
923 /* We are using STD tuning, no need to check return value */
924 mmc_send_tuning(mmc, opcode, NULL);
925
926 ctrl = readl(&regs->autoc12err);
927 if ((!(ctrl & MIX_CTRL_EXE_TUNE)) &&
928 (ctrl & MIX_CTRL_SMPCLK_SEL)) {
929 /*
930 * need to wait some time, make sure sd/mmc fininsh
931 * send out tuning data, otherwise, the sd/mmc can't
932 * response to any command when the card still out
933 * put the tuning data.
934 */
935 mdelay(1);
936 ret = 0;
937 break;
938 }
939
940 /* Add 1ms delay for SD and eMMC */
941 mdelay(1);
942 }
943
944 writel(irqstaten, &regs->irqstaten);
945 writel(irqsigen, &regs->irqsigen);
946
947 esdhc_stop_tuning(mmc);
948
949 return ret;
950}
951#endif
952
Simon Glass9586aa62017-07-29 11:35:18 -0600953static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleming50586ef2008-10-30 16:47:16 -0500954{
Peng Fan96f04072016-03-25 14:16:56 +0800955 struct fsl_esdhc *regs = priv->esdhc_regs;
Peng Fan51313b42018-01-21 19:00:24 +0800956 int ret __maybe_unused;
Andy Fleming50586ef2008-10-30 16:47:16 -0500957
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800958#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
959 /* Select to use peripheral clock */
Simon Glass09b465f2017-07-29 11:35:17 -0600960 esdhc_clock_control(priv, false);
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800961 esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
Simon Glass09b465f2017-07-29 11:35:17 -0600962 esdhc_clock_control(priv, true);
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800963#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500964 /* Set the clock speed */
Peng Fan51313b42018-01-21 19:00:24 +0800965 if (priv->clock != mmc->clock)
966 set_sysctl(priv, mmc, mmc->clock);
967
968#ifdef MMC_SUPPORTS_TUNING
969 if (mmc->clk_disable) {
970#ifdef CONFIG_FSL_USDHC
971 esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
972#else
973 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
974#endif
975 } else {
976#ifdef CONFIG_FSL_USDHC
977 esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
978 VENDORSPEC_CKEN);
979#else
980 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
981#endif
982 }
983
984 if (priv->mode != mmc->selected_mode) {
985 ret = esdhc_set_timing(mmc);
986 if (ret) {
987 printf("esdhc_set_timing error %d\n", ret);
988 return ret;
989 }
990 }
991
992 if (priv->signal_voltage != mmc->signal_voltage) {
993 ret = esdhc_set_voltage(mmc);
994 if (ret) {
995 printf("esdhc_set_voltage error %d\n", ret);
996 return ret;
997 }
998 }
999#endif
Andy Fleming50586ef2008-10-30 16:47:16 -05001000
1001 /* Set the bus width */
Stefano Babicc67bee12010-02-05 15:11:27 +01001002 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleming50586ef2008-10-30 16:47:16 -05001003
1004 if (mmc->bus_width == 4)
Stefano Babicc67bee12010-02-05 15:11:27 +01001005 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleming50586ef2008-10-30 16:47:16 -05001006 else if (mmc->bus_width == 8)
Stefano Babicc67bee12010-02-05 15:11:27 +01001007 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
1008
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +09001009 return 0;
Andy Fleming50586ef2008-10-30 16:47:16 -05001010}
1011
Simon Glass9586aa62017-07-29 11:35:18 -06001012static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleming50586ef2008-10-30 16:47:16 -05001013{
Peng Fan96f04072016-03-25 14:16:56 +08001014 struct fsl_esdhc *regs = priv->esdhc_regs;
Simon Glass201e8282017-07-29 11:35:20 -06001015 ulong start;
Andy Fleming50586ef2008-10-30 16:47:16 -05001016
Stefano Babicc67bee12010-02-05 15:11:27 +01001017 /* Reset the entire host controller */
Dirk Behmea61da722013-07-15 15:44:29 +02001018 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicc67bee12010-02-05 15:11:27 +01001019
1020 /* Wait until the controller is available */
Simon Glass201e8282017-07-29 11:35:20 -06001021 start = get_timer(0);
1022 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
1023 if (get_timer(start) > 1000)
1024 return -ETIMEDOUT;
1025 }
Stefano Babicc67bee12010-02-05 15:11:27 +01001026
Peng Fanf53225c2016-06-15 10:53:00 +08001027#if defined(CONFIG_FSL_USDHC)
1028 /* RSTA doesn't reset MMC_BOOT register, so manually reset it */
1029 esdhc_write32(&regs->mmcboot, 0x0);
1030 /* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
1031 esdhc_write32(&regs->mixctrl, 0x0);
1032 esdhc_write32(&regs->clktunectrlstatus, 0x0);
1033
1034 /* Put VEND_SPEC to default value */
Peng Fandb359ef2018-01-02 16:51:22 +08001035 if (priv->vs18_enable)
1036 esdhc_write32(&regs->vendorspec, (VENDORSPEC_INIT |
1037 ESDHC_VENDORSPEC_VSELECT));
1038 else
1039 esdhc_write32(&regs->vendorspec, VENDORSPEC_INIT);
Peng Fanf53225c2016-06-15 10:53:00 +08001040
1041 /* Disable DLL_CTRL delay line */
1042 esdhc_write32(&regs->dllctrl, 0x0);
1043#endif
1044
Benoît Thébaudeau16e43f32012-08-13 07:28:16 +00001045#ifndef ARCH_MXC
P.V.Suresh2c1764e2010-12-04 10:37:23 +05301046 /* Enable cache snooping */
Benoît Thébaudeau16e43f32012-08-13 07:28:16 +00001047 esdhc_write32(&regs->scr, 0x00000040);
1048#endif
P.V.Suresh2c1764e2010-12-04 10:37:23 +05301049
Eric Nelsonf0b5f232015-12-04 12:32:48 -07001050#ifndef CONFIG_FSL_USDHC
Dirk Behmea61da722013-07-15 15:44:29 +02001051 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Ye Li84ecdf62016-06-15 10:53:01 +08001052#else
1053 esdhc_setbits32(&regs->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -07001054#endif
Andy Fleming50586ef2008-10-30 16:47:16 -05001055
1056 /* Set the initial clock speed */
Jaehoon Chung65117182018-01-26 19:25:29 +09001057 mmc_set_clock(mmc, 400000, MMC_CLK_ENABLE);
Andy Fleming50586ef2008-10-30 16:47:16 -05001058
1059 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicc67bee12010-02-05 15:11:27 +01001060 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleming50586ef2008-10-30 16:47:16 -05001061
Angelo Dureghello1f15cb82019-01-19 10:40:38 +01001062#ifdef CONFIG_MCF5441x
1063 esdhc_write32(&regs->proctl, PROCTL_INIT | PROCTL_D3CD);
1064#else
Andy Fleming50586ef2008-10-30 16:47:16 -05001065 /* Put the PROCTL reg back to the default */
Stefano Babicc67bee12010-02-05 15:11:27 +01001066 esdhc_write32(&regs->proctl, PROCTL_INIT);
Angelo Dureghello1f15cb82019-01-19 10:40:38 +01001067#endif
Andy Fleming50586ef2008-10-30 16:47:16 -05001068
Stefano Babicc67bee12010-02-05 15:11:27 +01001069 /* Set timout to the maximum value */
1070 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleming50586ef2008-10-30 16:47:16 -05001071
Thierry Redingd48d2e22012-01-02 01:15:38 +00001072 return 0;
1073}
Andy Fleming50586ef2008-10-30 16:47:16 -05001074
Simon Glass9586aa62017-07-29 11:35:18 -06001075static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
Thierry Redingd48d2e22012-01-02 01:15:38 +00001076{
Peng Fan96f04072016-03-25 14:16:56 +08001077 struct fsl_esdhc *regs = priv->esdhc_regs;
Thierry Redingd48d2e22012-01-02 01:15:38 +00001078 int timeout = 1000;
Stefano Babicc67bee12010-02-05 15:11:27 +01001079
Haijun.Zhangf7e27cc2014-01-10 13:52:17 +08001080#ifdef CONFIG_ESDHC_DETECT_QUIRK
1081 if (CONFIG_ESDHC_DETECT_QUIRK)
1082 return 1;
1083#endif
Peng Fan96f04072016-03-25 14:16:56 +08001084
Simon Glass653282b2017-07-29 11:35:24 -06001085#if CONFIG_IS_ENABLED(DM_MMC)
Peng Fan96f04072016-03-25 14:16:56 +08001086 if (priv->non_removable)
1087 return 1;
Yangbo Lufc8048a2016-12-07 11:54:30 +08001088#ifdef CONFIG_DM_GPIO
Peng Fan96f04072016-03-25 14:16:56 +08001089 if (dm_gpio_is_valid(&priv->cd_gpio))
1090 return dm_gpio_get_value(&priv->cd_gpio);
1091#endif
Yangbo Lufc8048a2016-12-07 11:54:30 +08001092#endif
Peng Fan96f04072016-03-25 14:16:56 +08001093
Thierry Redingd48d2e22012-01-02 01:15:38 +00001094 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
1095 udelay(1000);
1096
1097 return timeout > 0;
Andy Fleming50586ef2008-10-30 16:47:16 -05001098}
1099
Simon Glass446e0772017-07-29 11:35:19 -06001100static int esdhc_reset(struct fsl_esdhc *regs)
Jerry Huang48bb3bb2010-03-18 15:57:06 -05001101{
Simon Glass446e0772017-07-29 11:35:19 -06001102 ulong start;
Jerry Huang48bb3bb2010-03-18 15:57:06 -05001103
1104 /* reset the controller */
Dirk Behmea61da722013-07-15 15:44:29 +02001105 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Jerry Huang48bb3bb2010-03-18 15:57:06 -05001106
1107 /* hardware clears the bit when it is done */
Simon Glass446e0772017-07-29 11:35:19 -06001108 start = get_timer(0);
1109 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
1110 if (get_timer(start) > 100) {
1111 printf("MMC/SD: Reset never completed.\n");
1112 return -ETIMEDOUT;
1113 }
1114 }
1115
1116 return 0;
Jerry Huang48bb3bb2010-03-18 15:57:06 -05001117}
1118
Simon Glasse7881d82017-07-29 11:35:31 -06001119#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glass9586aa62017-07-29 11:35:18 -06001120static int esdhc_getcd(struct mmc *mmc)
1121{
1122 struct fsl_esdhc_priv *priv = mmc->priv;
1123
1124 return esdhc_getcd_common(priv);
1125}
1126
1127static int esdhc_init(struct mmc *mmc)
1128{
1129 struct fsl_esdhc_priv *priv = mmc->priv;
1130
1131 return esdhc_init_common(priv, mmc);
1132}
1133
1134static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
1135 struct mmc_data *data)
1136{
1137 struct fsl_esdhc_priv *priv = mmc->priv;
1138
1139 return esdhc_send_cmd_common(priv, mmc, cmd, data);
1140}
1141
1142static int esdhc_set_ios(struct mmc *mmc)
1143{
1144 struct fsl_esdhc_priv *priv = mmc->priv;
1145
1146 return esdhc_set_ios_common(priv, mmc);
1147}
1148
Pantelis Antoniouab769f22014-02-26 19:28:45 +02001149static const struct mmc_ops esdhc_ops = {
Simon Glass9586aa62017-07-29 11:35:18 -06001150 .getcd = esdhc_getcd,
1151 .init = esdhc_init,
Pantelis Antoniouab769f22014-02-26 19:28:45 +02001152 .send_cmd = esdhc_send_cmd,
1153 .set_ios = esdhc_set_ios,
Pantelis Antoniouab769f22014-02-26 19:28:45 +02001154};
Simon Glass653282b2017-07-29 11:35:24 -06001155#endif
Pantelis Antoniouab769f22014-02-26 19:28:45 +02001156
Simon Glasse88e1d92017-07-29 11:35:21 -06001157static int fsl_esdhc_init(struct fsl_esdhc_priv *priv,
1158 struct fsl_esdhc_plat *plat)
Andy Fleming50586ef2008-10-30 16:47:16 -05001159{
Simon Glasse88e1d92017-07-29 11:35:21 -06001160 struct mmc_config *cfg;
Stefano Babicc67bee12010-02-05 15:11:27 +01001161 struct fsl_esdhc *regs;
Li Yang030955c2010-11-25 17:06:09 +00001162 u32 caps, voltage_caps;
Simon Glass446e0772017-07-29 11:35:19 -06001163 int ret;
Andy Fleming50586ef2008-10-30 16:47:16 -05001164
Peng Fan96f04072016-03-25 14:16:56 +08001165 if (!priv)
1166 return -EINVAL;
Stefano Babicc67bee12010-02-05 15:11:27 +01001167
Peng Fan96f04072016-03-25 14:16:56 +08001168 regs = priv->esdhc_regs;
Stefano Babicc67bee12010-02-05 15:11:27 +01001169
Jerry Huang48bb3bb2010-03-18 15:57:06 -05001170 /* First reset the eSDHC controller */
Simon Glass446e0772017-07-29 11:35:19 -06001171 ret = esdhc_reset(regs);
1172 if (ret)
1173 return ret;
Jerry Huang48bb3bb2010-03-18 15:57:06 -05001174
Angelo Dureghello1f15cb82019-01-19 10:40:38 +01001175#ifdef CONFIG_MCF5441x
1176 /* ColdFire, using SDHC_DATA[3] for card detection */
1177 esdhc_write32(&regs->proctl, PROCTL_INIT | PROCTL_D3CD);
1178#endif
1179
Eric Nelsonf0b5f232015-12-04 12:32:48 -07001180#ifndef CONFIG_FSL_USDHC
Jerry Huang975324a2012-05-17 23:57:02 +00001181 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
1182 | SYSCTL_IPGEN | SYSCTL_CKEN);
Peng Fan51313b42018-01-21 19:00:24 +08001183 /* Clearing tuning bits in case ROM has set it already */
1184 esdhc_write32(&regs->mixctrl, 0);
1185 esdhc_write32(&regs->autoc12err, 0);
1186 esdhc_write32(&regs->clktunectrlstatus, 0);
Ye Li84ecdf62016-06-15 10:53:01 +08001187#else
1188 esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
1189 VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -07001190#endif
Jerry Huang975324a2012-05-17 23:57:02 +00001191
Peng Fan32a91792017-06-12 17:50:53 +08001192 if (priv->vs18_enable)
1193 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
1194
Ye.Lia3d6e382014-11-04 15:35:49 +08001195 writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
Simon Glasse88e1d92017-07-29 11:35:21 -06001196 cfg = &plat->cfg;
Simon Glass653282b2017-07-29 11:35:24 -06001197#ifndef CONFIG_DM_MMC
Simon Glasse88e1d92017-07-29 11:35:21 -06001198 memset(cfg, '\0', sizeof(*cfg));
Simon Glass653282b2017-07-29 11:35:24 -06001199#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001200
Li Yang030955c2010-11-25 17:06:09 +00001201 voltage_caps = 0;
Wang Huan19060bd2014-09-05 13:52:40 +08001202 caps = esdhc_read32(&regs->hostcapblt);
Roy Zang3b4456e2011-01-07 00:06:47 -06001203
Angelo Dureghello1f15cb82019-01-19 10:40:38 +01001204#ifdef CONFIG_MCF5441x
1205 /*
1206 * MCF5441x RM declares in more points that sdhc clock speed must
1207 * never exceed 25 Mhz. From this, the HS bit needs to be disabled
1208 * from host capabilities.
1209 */
1210 caps &= ~ESDHC_HOSTCAPBLT_HSS;
1211#endif
1212
Roy Zang3b4456e2011-01-07 00:06:47 -06001213#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
1214 caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
1215 ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
1216#endif
Haijun.Zhangef38f3f2013-10-31 09:38:19 +08001217
1218/* T4240 host controller capabilities register should have VS33 bit */
1219#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
1220 caps = caps | ESDHC_HOSTCAPBLT_VS33;
1221#endif
1222
Andy Fleming50586ef2008-10-30 16:47:16 -05001223 if (caps & ESDHC_HOSTCAPBLT_VS18)
Li Yang030955c2010-11-25 17:06:09 +00001224 voltage_caps |= MMC_VDD_165_195;
Andy Fleming50586ef2008-10-30 16:47:16 -05001225 if (caps & ESDHC_HOSTCAPBLT_VS30)
Li Yang030955c2010-11-25 17:06:09 +00001226 voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
Andy Fleming50586ef2008-10-30 16:47:16 -05001227 if (caps & ESDHC_HOSTCAPBLT_VS33)
Li Yang030955c2010-11-25 17:06:09 +00001228 voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
1229
Simon Glasse88e1d92017-07-29 11:35:21 -06001230 cfg->name = "FSL_SDHC";
Simon Glasse7881d82017-07-29 11:35:31 -06001231#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glasse88e1d92017-07-29 11:35:21 -06001232 cfg->ops = &esdhc_ops;
Simon Glass653282b2017-07-29 11:35:24 -06001233#endif
Li Yang030955c2010-11-25 17:06:09 +00001234#ifdef CONFIG_SYS_SD_VOLTAGE
Simon Glasse88e1d92017-07-29 11:35:21 -06001235 cfg->voltages = CONFIG_SYS_SD_VOLTAGE;
Li Yang030955c2010-11-25 17:06:09 +00001236#else
Simon Glasse88e1d92017-07-29 11:35:21 -06001237 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yang030955c2010-11-25 17:06:09 +00001238#endif
Simon Glasse88e1d92017-07-29 11:35:21 -06001239 if ((cfg->voltages & voltage_caps) == 0) {
Li Yang030955c2010-11-25 17:06:09 +00001240 printf("voltage not supported by controller\n");
1241 return -1;
1242 }
Andy Fleming50586ef2008-10-30 16:47:16 -05001243
Peng Fan96f04072016-03-25 14:16:56 +08001244 if (priv->bus_width == 8)
Simon Glasse88e1d92017-07-29 11:35:21 -06001245 cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
Peng Fan96f04072016-03-25 14:16:56 +08001246 else if (priv->bus_width == 4)
Simon Glasse88e1d92017-07-29 11:35:21 -06001247 cfg->host_caps = MMC_MODE_4BIT;
Peng Fan96f04072016-03-25 14:16:56 +08001248
Simon Glasse88e1d92017-07-29 11:35:21 -06001249 cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
Volodymyr Riazantsev0e1bf612015-01-20 10:16:44 -05001250#ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
Simon Glasse88e1d92017-07-29 11:35:21 -06001251 cfg->host_caps |= MMC_MODE_DDR_52MHz;
Volodymyr Riazantsev0e1bf612015-01-20 10:16:44 -05001252#endif
Andy Fleming50586ef2008-10-30 16:47:16 -05001253
Peng Fan96f04072016-03-25 14:16:56 +08001254 if (priv->bus_width > 0) {
1255 if (priv->bus_width < 8)
Simon Glasse88e1d92017-07-29 11:35:21 -06001256 cfg->host_caps &= ~MMC_MODE_8BIT;
Peng Fan96f04072016-03-25 14:16:56 +08001257 if (priv->bus_width < 4)
Simon Glasse88e1d92017-07-29 11:35:21 -06001258 cfg->host_caps &= ~MMC_MODE_4BIT;
Abbas Razaaad46592013-03-25 09:13:34 +00001259 }
1260
Andy Fleming50586ef2008-10-30 16:47:16 -05001261 if (caps & ESDHC_HOSTCAPBLT_HSS)
Simon Glasse88e1d92017-07-29 11:35:21 -06001262 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleming50586ef2008-10-30 16:47:16 -05001263
Haijun.Zhangd47e3d22014-01-10 13:52:18 +08001264#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
1265 if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
Simon Glasse88e1d92017-07-29 11:35:21 -06001266 cfg->host_caps &= ~MMC_MODE_8BIT;
Haijun.Zhangd47e3d22014-01-10 13:52:18 +08001267#endif
1268
Peng Fan51313b42018-01-21 19:00:24 +08001269 cfg->host_caps |= priv->caps;
1270
Simon Glasse88e1d92017-07-29 11:35:21 -06001271 cfg->f_min = 400000;
Peng Fan51313b42018-01-21 19:00:24 +08001272 cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
Andy Fleming50586ef2008-10-30 16:47:16 -05001273
Simon Glasse88e1d92017-07-29 11:35:21 -06001274 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +02001275
Peng Fan51313b42018-01-21 19:00:24 +08001276 writel(0, &regs->dllctrl);
1277 if (priv->flags & ESDHC_FLAG_USDHC) {
1278 if (priv->flags & ESDHC_FLAG_STD_TUNING) {
1279 u32 val = readl(&regs->tuning_ctrl);
1280
1281 val |= ESDHC_STD_TUNING_EN;
1282 val &= ~ESDHC_TUNING_START_TAP_MASK;
1283 val |= priv->tuning_start_tap;
1284 val &= ~ESDHC_TUNING_STEP_MASK;
1285 val |= (priv->tuning_step) << ESDHC_TUNING_STEP_SHIFT;
1286 writel(val, &regs->tuning_ctrl);
1287 }
1288 }
1289
Peng Fan96f04072016-03-25 14:16:56 +08001290 return 0;
1291}
1292
Simon Glass52489302017-07-29 11:35:28 -06001293#if !CONFIG_IS_ENABLED(DM_MMC)
Jagan Teki2e87c442017-05-12 17:18:20 +05301294static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
1295 struct fsl_esdhc_priv *priv)
1296{
1297 if (!cfg || !priv)
1298 return -EINVAL;
1299
1300 priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
1301 priv->bus_width = cfg->max_bus_width;
1302 priv->sdhc_clk = cfg->sdhc_clk;
1303 priv->wp_enable = cfg->wp_enable;
Peng Fan32a91792017-06-12 17:50:53 +08001304 priv->vs18_enable = cfg->vs18_enable;
Jagan Teki2e87c442017-05-12 17:18:20 +05301305
1306 return 0;
1307};
1308
Peng Fan96f04072016-03-25 14:16:56 +08001309int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
1310{
Simon Glasse88e1d92017-07-29 11:35:21 -06001311 struct fsl_esdhc_plat *plat;
Peng Fan96f04072016-03-25 14:16:56 +08001312 struct fsl_esdhc_priv *priv;
Simon Glassd6eb25e2017-07-29 11:35:22 -06001313 struct mmc *mmc;
Peng Fan96f04072016-03-25 14:16:56 +08001314 int ret;
1315
1316 if (!cfg)
1317 return -EINVAL;
1318
1319 priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
1320 if (!priv)
1321 return -ENOMEM;
Simon Glasse88e1d92017-07-29 11:35:21 -06001322 plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
1323 if (!plat) {
1324 free(priv);
1325 return -ENOMEM;
1326 }
Peng Fan96f04072016-03-25 14:16:56 +08001327
1328 ret = fsl_esdhc_cfg_to_priv(cfg, priv);
1329 if (ret) {
1330 debug("%s xlate failure\n", __func__);
Simon Glasse88e1d92017-07-29 11:35:21 -06001331 free(plat);
Peng Fan96f04072016-03-25 14:16:56 +08001332 free(priv);
1333 return ret;
1334 }
1335
Simon Glasse88e1d92017-07-29 11:35:21 -06001336 ret = fsl_esdhc_init(priv, plat);
Peng Fan96f04072016-03-25 14:16:56 +08001337 if (ret) {
1338 debug("%s init failure\n", __func__);
Simon Glasse88e1d92017-07-29 11:35:21 -06001339 free(plat);
Peng Fan96f04072016-03-25 14:16:56 +08001340 free(priv);
1341 return ret;
1342 }
1343
Simon Glassd6eb25e2017-07-29 11:35:22 -06001344 mmc = mmc_create(&plat->cfg, priv);
1345 if (!mmc)
1346 return -EIO;
1347
1348 priv->mmc = mmc;
1349
Andy Fleming50586ef2008-10-30 16:47:16 -05001350 return 0;
1351}
1352
1353int fsl_esdhc_mmc_init(bd_t *bis)
1354{
Stefano Babicc67bee12010-02-05 15:11:27 +01001355 struct fsl_esdhc_cfg *cfg;
1356
Fabio Estevam88227a12012-12-27 08:51:08 +00001357 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
Stefano Babicc67bee12010-02-05 15:11:27 +01001358 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Simon Glasse9adeca2012-12-13 20:49:05 +00001359 cfg->sdhc_clk = gd->arch.sdhc_clk;
Stefano Babicc67bee12010-02-05 15:11:27 +01001360 return fsl_esdhc_initialize(bis, cfg);
Andy Fleming50586ef2008-10-30 16:47:16 -05001361}
Jagan Teki2e87c442017-05-12 17:18:20 +05301362#endif
Anton Vorontsovb33433a2009-06-10 00:25:29 +04001363
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +08001364#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
1365void mmc_adapter_card_type_ident(void)
1366{
1367 u8 card_id;
1368 u8 value;
1369
1370 card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
1371 gd->arch.sdhc_adapter = card_id;
1372
1373 switch (card_id) {
1374 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
Yangbo Lucdc69552015-09-17 10:27:12 +08001375 value = QIXIS_READ(brdcfg[5]);
1376 value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
1377 QIXIS_WRITE(brdcfg[5], value);
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +08001378 break;
1379 case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
Yangbo Lubf50be82015-09-17 10:27:48 +08001380 value = QIXIS_READ(pwr_ctl[1]);
1381 value |= QIXIS_EVDD_BY_SDHC_VS;
1382 QIXIS_WRITE(pwr_ctl[1], value);
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +08001383 break;
1384 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
1385 value = QIXIS_READ(brdcfg[5]);
1386 value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
1387 QIXIS_WRITE(brdcfg[5], value);
1388 break;
1389 case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
1390 break;
1391 case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
1392 break;
1393 case QIXIS_ESDHC_ADAPTER_TYPE_SD:
1394 break;
1395 case QIXIS_ESDHC_NO_ADAPTER:
1396 break;
1397 default:
1398 break;
1399 }
1400}
1401#endif
1402
Stefano Babicc67bee12010-02-05 15:11:27 +01001403#ifdef CONFIG_OF_LIBFDT
Yangbo Lufce1e162017-01-17 10:43:54 +08001404__weak int esdhc_status_fixup(void *blob, const char *compat)
1405{
1406#ifdef CONFIG_FSL_ESDHC_PIN_MUX
1407 if (!hwconfig("esdhc")) {
1408 do_fixup_by_compat(blob, compat, "status", "disabled",
1409 sizeof("disabled"), 1);
1410 return 1;
1411 }
1412#endif
Yangbo Lufce1e162017-01-17 10:43:54 +08001413 return 0;
1414}
1415
Anton Vorontsovb33433a2009-06-10 00:25:29 +04001416void fdt_fixup_esdhc(void *blob, bd_t *bd)
1417{
1418 const char *compat = "fsl,esdhc";
Anton Vorontsovb33433a2009-06-10 00:25:29 +04001419
Yangbo Lufce1e162017-01-17 10:43:54 +08001420 if (esdhc_status_fixup(blob, compat))
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +08001421 return;
Anton Vorontsovb33433a2009-06-10 00:25:29 +04001422
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +08001423#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
1424 do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
1425 gd->arch.sdhc_clk, 1);
1426#else
Anton Vorontsovb33433a2009-06-10 00:25:29 +04001427 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glasse9adeca2012-12-13 20:49:05 +00001428 gd->arch.sdhc_clk, 1);
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +08001429#endif
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +08001430#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
1431 do_fixup_by_compat_u32(blob, compat, "adapter-type",
1432 (u32)(gd->arch.sdhc_adapter), 1);
1433#endif
Anton Vorontsovb33433a2009-06-10 00:25:29 +04001434}
Stefano Babicc67bee12010-02-05 15:11:27 +01001435#endif
Peng Fan96f04072016-03-25 14:16:56 +08001436
Simon Glass653282b2017-07-29 11:35:24 -06001437#if CONFIG_IS_ENABLED(DM_MMC)
Yinbo Zhub512d072019-04-11 11:01:46 +00001438#ifndef CONFIG_PPC
Peng Fan96f04072016-03-25 14:16:56 +08001439#include <asm/arch/clock.h>
Yinbo Zhub512d072019-04-11 11:01:46 +00001440#endif
Peng Fanb60f1452017-02-22 16:21:55 +08001441__weak void init_clk_usdhc(u32 index)
1442{
1443}
1444
Peng Fan96f04072016-03-25 14:16:56 +08001445static int fsl_esdhc_probe(struct udevice *dev)
1446{
1447 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glasse88e1d92017-07-29 11:35:21 -06001448 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
Peng Fan96f04072016-03-25 14:16:56 +08001449 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
Peng Fan51313b42018-01-21 19:00:24 +08001450 const void *fdt = gd->fdt_blob;
1451 int node = dev_of_offset(dev);
1452 struct esdhc_soc_data *data =
1453 (struct esdhc_soc_data *)dev_get_driver_data(dev);
Abel Vesad76706c2019-02-01 16:40:11 +00001454#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan4483b7e2017-06-12 17:50:54 +08001455 struct udevice *vqmmc_dev;
York Sun9bb272e2017-08-08 15:45:13 -07001456#endif
Peng Fan96f04072016-03-25 14:16:56 +08001457 fdt_addr_t addr;
1458 unsigned int val;
Simon Glass653282b2017-07-29 11:35:24 -06001459 struct mmc *mmc;
Peng Fan96f04072016-03-25 14:16:56 +08001460 int ret;
1461
Simon Glass4aac33f2017-07-29 11:35:23 -06001462 addr = dev_read_addr(dev);
Peng Fan96f04072016-03-25 14:16:56 +08001463 if (addr == FDT_ADDR_T_NONE)
1464 return -EINVAL;
Yinbo Zhub69e1d02019-04-11 11:01:50 +00001465#ifdef CONFIG_PPC
1466 priv->esdhc_regs = (struct fsl_esdhc *)lower_32_bits(addr);
1467#else
Peng Fan96f04072016-03-25 14:16:56 +08001468 priv->esdhc_regs = (struct fsl_esdhc *)addr;
Yinbo Zhub69e1d02019-04-11 11:01:50 +00001469#endif
Peng Fan96f04072016-03-25 14:16:56 +08001470 priv->dev = dev;
Peng Fan51313b42018-01-21 19:00:24 +08001471 priv->mode = -1;
1472 if (data) {
1473 priv->flags = data->flags;
1474 priv->caps = data->caps;
1475 }
Peng Fan96f04072016-03-25 14:16:56 +08001476
Simon Glass4aac33f2017-07-29 11:35:23 -06001477 val = dev_read_u32_default(dev, "bus-width", -1);
Peng Fan96f04072016-03-25 14:16:56 +08001478 if (val == 8)
1479 priv->bus_width = 8;
1480 else if (val == 4)
1481 priv->bus_width = 4;
1482 else
1483 priv->bus_width = 1;
1484
Peng Fan51313b42018-01-21 19:00:24 +08001485 val = fdtdec_get_int(fdt, node, "fsl,tuning-step", 1);
1486 priv->tuning_step = val;
1487 val = fdtdec_get_int(fdt, node, "fsl,tuning-start-tap",
1488 ESDHC_TUNING_START_TAP_DEFAULT);
1489 priv->tuning_start_tap = val;
1490 val = fdtdec_get_int(fdt, node, "fsl,strobe-dll-delay-target",
1491 ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_DEFAULT);
1492 priv->strobe_dll_delay_target = val;
1493
Simon Glass4aac33f2017-07-29 11:35:23 -06001494 if (dev_read_bool(dev, "non-removable")) {
Peng Fan96f04072016-03-25 14:16:56 +08001495 priv->non_removable = 1;
1496 } else {
1497 priv->non_removable = 0;
Yangbo Lufc8048a2016-12-07 11:54:30 +08001498#ifdef CONFIG_DM_GPIO
Simon Glass4aac33f2017-07-29 11:35:23 -06001499 gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
1500 GPIOD_IS_IN);
Yangbo Lufc8048a2016-12-07 11:54:30 +08001501#endif
Peng Fan96f04072016-03-25 14:16:56 +08001502 }
1503
Ye Lida8e1f32019-01-07 09:10:27 +00001504 if (dev_read_prop(dev, "fsl,wp-controller", NULL)) {
1505 priv->wp_enable = 1;
1506 } else {
Peng Fan14831512016-06-15 10:53:02 +08001507 priv->wp_enable = 0;
Ye Lida8e1f32019-01-07 09:10:27 +00001508#ifdef CONFIG_DM_GPIO
1509 gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio,
1510 GPIOD_IS_IN);
Yangbo Lufc8048a2016-12-07 11:54:30 +08001511#endif
Ye Lida8e1f32019-01-07 09:10:27 +00001512 }
Peng Fan4483b7e2017-06-12 17:50:54 +08001513
1514 priv->vs18_enable = 0;
1515
Abel Vesad76706c2019-02-01 16:40:11 +00001516#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan4483b7e2017-06-12 17:50:54 +08001517 /*
1518 * If emmc I/O has a fixed voltage at 1.8V, this must be provided,
1519 * otherwise, emmc will work abnormally.
1520 */
1521 ret = device_get_supply_regulator(dev, "vqmmc-supply", &vqmmc_dev);
1522 if (ret) {
1523 dev_dbg(dev, "no vqmmc-supply\n");
1524 } else {
1525 ret = regulator_set_enable(vqmmc_dev, true);
1526 if (ret) {
1527 dev_err(dev, "fail to enable vqmmc-supply\n");
1528 return ret;
1529 }
1530
1531 if (regulator_get_value(vqmmc_dev) == 1800000)
1532 priv->vs18_enable = 1;
1533 }
1534#endif
1535
Peng Fan51313b42018-01-21 19:00:24 +08001536 if (fdt_get_property(fdt, node, "no-1-8-v", NULL))
Peng Fanc76382f2018-08-10 14:07:55 +08001537 priv->caps &= ~(UHS_CAPS | MMC_MODE_HS200 | MMC_MODE_HS400);
Peng Fan51313b42018-01-21 19:00:24 +08001538
Peng Fan96f04072016-03-25 14:16:56 +08001539 /*
1540 * TODO:
1541 * Because lack of clk driver, if SDHC clk is not enabled,
1542 * need to enable it first before this driver is invoked.
1543 *
1544 * we use MXC_ESDHC_CLK to get clk freq.
1545 * If one would like to make this function work,
1546 * the aliases should be provided in dts as this:
1547 *
1548 * aliases {
1549 * mmc0 = &usdhc1;
1550 * mmc1 = &usdhc2;
1551 * mmc2 = &usdhc3;
1552 * mmc3 = &usdhc4;
1553 * };
1554 * Then if your board only supports mmc2 and mmc3, but we can
1555 * correctly get the seq as 2 and 3, then let mxc_get_clock
1556 * work as expected.
1557 */
Peng Fanb60f1452017-02-22 16:21:55 +08001558
1559 init_clk_usdhc(dev->seq);
1560
Peng Fan3cb14502018-10-18 14:28:35 +02001561 if (IS_ENABLED(CONFIG_CLK)) {
1562 /* Assigned clock already set clock */
1563 ret = clk_get_by_name(dev, "per", &priv->per_clk);
1564 if (ret) {
1565 printf("Failed to get per_clk\n");
1566 return ret;
1567 }
1568 ret = clk_enable(&priv->per_clk);
1569 if (ret) {
1570 printf("Failed to enable per_clk\n");
1571 return ret;
1572 }
1573
1574 priv->sdhc_clk = clk_get_rate(&priv->per_clk);
1575 } else {
Yinbo Zhub512d072019-04-11 11:01:46 +00001576#ifndef CONFIG_PPC
Peng Fan3cb14502018-10-18 14:28:35 +02001577 priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
Yinbo Zhub512d072019-04-11 11:01:46 +00001578#else
1579 priv->sdhc_clk = gd->arch.sdhc_clk;
1580#endif
Peng Fan3cb14502018-10-18 14:28:35 +02001581 if (priv->sdhc_clk <= 0) {
1582 dev_err(dev, "Unable to get clk for %s\n", dev->name);
1583 return -EINVAL;
1584 }
Peng Fan96f04072016-03-25 14:16:56 +08001585 }
1586
Simon Glasse88e1d92017-07-29 11:35:21 -06001587 ret = fsl_esdhc_init(priv, plat);
Peng Fan96f04072016-03-25 14:16:56 +08001588 if (ret) {
1589 dev_err(dev, "fsl_esdhc_init failure\n");
1590 return ret;
1591 }
1592
Simon Glass653282b2017-07-29 11:35:24 -06001593 mmc = &plat->mmc;
1594 mmc->cfg = &plat->cfg;
1595 mmc->dev = dev;
1596 upriv->mmc = mmc;
Peng Fan96f04072016-03-25 14:16:56 +08001597
Simon Glass653282b2017-07-29 11:35:24 -06001598 return esdhc_init_common(priv, mmc);
Peng Fan96f04072016-03-25 14:16:56 +08001599}
1600
Simon Glasse7881d82017-07-29 11:35:31 -06001601#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass653282b2017-07-29 11:35:24 -06001602static int fsl_esdhc_get_cd(struct udevice *dev)
1603{
1604 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1605
Simon Glass653282b2017-07-29 11:35:24 -06001606 return esdhc_getcd_common(priv);
1607}
1608
1609static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
1610 struct mmc_data *data)
1611{
1612 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1613 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1614
1615 return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
1616}
1617
1618static int fsl_esdhc_set_ios(struct udevice *dev)
1619{
1620 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1621 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1622
1623 return esdhc_set_ios_common(priv, &plat->mmc);
1624}
1625
1626static const struct dm_mmc_ops fsl_esdhc_ops = {
1627 .get_cd = fsl_esdhc_get_cd,
1628 .send_cmd = fsl_esdhc_send_cmd,
1629 .set_ios = fsl_esdhc_set_ios,
Peng Fan51313b42018-01-21 19:00:24 +08001630#ifdef MMC_SUPPORTS_TUNING
1631 .execute_tuning = fsl_esdhc_execute_tuning,
1632#endif
Simon Glass653282b2017-07-29 11:35:24 -06001633};
1634#endif
1635
Peng Fan51313b42018-01-21 19:00:24 +08001636static struct esdhc_soc_data usdhc_imx7d_data = {
1637 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
1638 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
1639 | ESDHC_FLAG_HS400,
1640 .caps = UHS_CAPS | MMC_MODE_HS200 | MMC_MODE_DDR_52MHz |
1641 MMC_MODE_HS_52MHz | MMC_MODE_HS,
1642};
1643
Peng Fan96f04072016-03-25 14:16:56 +08001644static const struct udevice_id fsl_esdhc_ids[] = {
Patrick Bruenn791c88d2019-01-03 07:54:32 +01001645 { .compatible = "fsl,imx53-esdhc", },
Peng Fan96f04072016-03-25 14:16:56 +08001646 { .compatible = "fsl,imx6ul-usdhc", },
1647 { .compatible = "fsl,imx6sx-usdhc", },
1648 { .compatible = "fsl,imx6sl-usdhc", },
1649 { .compatible = "fsl,imx6q-usdhc", },
Peng Fan51313b42018-01-21 19:00:24 +08001650 { .compatible = "fsl,imx7d-usdhc", .data = (ulong)&usdhc_imx7d_data,},
Peng Fanb60f1452017-02-22 16:21:55 +08001651 { .compatible = "fsl,imx7ulp-usdhc", },
Yangbo Lua6473f82016-12-07 11:54:31 +08001652 { .compatible = "fsl,esdhc", },
Peng Fan96f04072016-03-25 14:16:56 +08001653 { /* sentinel */ }
1654};
1655
Simon Glass653282b2017-07-29 11:35:24 -06001656#if CONFIG_IS_ENABLED(BLK)
1657static int fsl_esdhc_bind(struct udevice *dev)
1658{
1659 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1660
1661 return mmc_bind(dev, &plat->mmc, &plat->cfg);
1662}
1663#endif
1664
Peng Fan96f04072016-03-25 14:16:56 +08001665U_BOOT_DRIVER(fsl_esdhc) = {
1666 .name = "fsl-esdhc-mmc",
1667 .id = UCLASS_MMC,
1668 .of_match = fsl_esdhc_ids,
Simon Glass653282b2017-07-29 11:35:24 -06001669 .ops = &fsl_esdhc_ops,
Simon Glass653282b2017-07-29 11:35:24 -06001670#if CONFIG_IS_ENABLED(BLK)
1671 .bind = fsl_esdhc_bind,
1672#endif
Peng Fan96f04072016-03-25 14:16:56 +08001673 .probe = fsl_esdhc_probe,
Simon Glasse88e1d92017-07-29 11:35:21 -06001674 .platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
Peng Fan96f04072016-03-25 14:16:56 +08001675 .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
1676};
1677#endif