blob: f49b1e5745087504ed474179070f5d4538a36057 [file] [log] [blame]
Jon Loeligerd9b94f22005-07-25 14:05:07 -05001/*
Kumar Gala8b47d7e2011-01-04 17:57:59 -06002 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeligerd9b94f22005-07-25 14:05:07 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jon Loeligerd9b94f22005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
chenhui zhaob76aef62011-10-13 13:41:00 +080016#ifdef CONFIG_36BIT
17#define CONFIG_PHYS_64BIT
18#endif
19
Jon Loeligerd9b94f22005-07-25 14:05:07 -050020/* High Level Configuration Options */
21#define CONFIG_BOOKE 1 /* BOOKE */
22#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050023#define CONFIG_MPC8548 1 /* MPC8548 specific */
24#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
25
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#ifndef CONFIG_SYS_TEXT_BASE
27#define CONFIG_SYS_TEXT_BASE 0xfff80000
28#endif
29
Kumar Gala8b47d7e2011-01-04 17:57:59 -060030#define CONFIG_SYS_SRIO
31#define CONFIG_SRIO1 /* SRIO port 1 */
32
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050033#define CONFIG_PCI /* enable any pci type devices */
34#define CONFIG_PCI1 /* PCI controller 1 */
35#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050036#undef CONFIG_PCI2
37#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000038#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ff3de62007-12-07 12:17:34 -060039#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050040#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050041
42#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050043#define CONFIG_ENV_OVERWRITE
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050044#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Kumar Gala2cfaa1a2008-01-16 01:45:10 -060045#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050046
Jon Loeliger25eedb22008-03-19 15:02:07 -050047#define CONFIG_FSL_VIA
Jon Loeliger25eedb22008-03-19 15:02:07 -050048
Jon Loeligerd9b94f22005-07-25 14:05:07 -050049#ifndef __ASSEMBLY__
50extern unsigned long get_clock_freq(void);
51#endif
52#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
53
54/*
55 * These can be toggled for performance analysis, otherwise use default.
56 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050057#define CONFIG_L2_CACHE /* toggle L2 cache */
58#define CONFIG_BTB /* toggle branch predition */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050059
60/*
61 * Only possible on E500 Version 2 or newer cores.
62 */
63#define CONFIG_ENABLE_36BIT_PHYS 1
64
chenhui zhaob76aef62011-10-13 13:41:00 +080065#ifdef CONFIG_PHYS_64BIT
66#define CONFIG_ADDR_MAP
67#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
68#endif
69
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
71#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeligerd9b94f22005-07-25 14:05:07 -050072
Timur Tabie46fedf2011-08-04 18:03:41 -050073#define CONFIG_SYS_CCSRBAR 0xe0000000
74#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeligerd9b94f22005-07-25 14:05:07 -050075
Jon Loeligere31d2c12008-03-18 13:51:06 -050076/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070077#define CONFIG_SYS_FSL_DDR2
Jon Loeligere31d2c12008-03-18 13:51:06 -050078#undef CONFIG_FSL_DDR_INTERACTIVE
79#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
80#define CONFIG_DDR_SPD
Jon Loeligere31d2c12008-03-18 13:51:06 -050081
chenhui zhao867b06f2011-09-06 16:41:19 +000082#define CONFIG_DDR_ECC
Dave Liu9b0ad1b2008-10-28 17:53:38 +080083#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere31d2c12008-03-18 13:51:06 -050084#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
85
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
87#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeligerd9b94f22005-07-25 14:05:07 -050088
Jon Loeligere31d2c12008-03-18 13:51:06 -050089#define CONFIG_NUM_DDR_CONTROLLERS 1
90#define CONFIG_DIMM_SLOTS_PER_CTLR 1
91#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeligerd9b94f22005-07-25 14:05:07 -050092
Jon Loeligere31d2c12008-03-18 13:51:06 -050093/* I2C addresses of SPD EEPROMs */
94#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
95
96/* Make sure required options are set */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050097#ifndef CONFIG_SPD_EEPROM
98#error ("CONFIG_SPD_EEPROM is required")
99#endif
100
101#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaofff80972011-10-13 13:40:59 +0800102/*
103 * Physical Address Map
104 *
105 * 32bit:
106 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
107 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
108 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
109 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
110 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
111 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
112 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
113 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
114 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
115 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
116 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
117 *
chenhui zhaob76aef62011-10-13 13:41:00 +0800118 * 36bit:
119 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
120 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
121 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
122 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
123 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
124 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
125 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
126 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
127 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
128 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
129 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
130 *
chenhui zhaofff80972011-10-13 13:40:59 +0800131 */
132
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500133
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500134/*
135 * Local Bus Definitions
136 */
137
138/*
139 * FLASH on the Local Bus
140 * Two banks, 8M each, using the CFI driver.
141 * Boot from BR0/OR0 bank at 0xff00_0000
142 * Alternate BR1/OR1 bank at 0xff80_0000
143 *
144 * BR0, BR1:
145 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
146 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
147 * Port Size = 16 bits = BRx[19:20] = 10
148 * Use GPCM = BRx[24:26] = 000
149 * Valid = BRx[31] = 1
150 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500151 * 0 4 8 12 16 20 24 28
152 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
153 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500154 *
155 * OR0, OR1:
156 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
157 * Reserved ORx[17:18] = 11, confusion here?
158 * CSNT = ORx[20] = 1
159 * ACS = half cycle delay = ORx[21:22] = 11
160 * SCY = 6 = ORx[24:27] = 0110
161 * TRLX = use relaxed timing = ORx[29] = 1
162 * EAD = use external address latch delay = OR[31] = 1
163 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500164 * 0 4 8 12 16 20 24 28
165 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500166 */
167
chenhui zhaofff80972011-10-13 13:40:59 +0800168#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaob76aef62011-10-13 13:41:00 +0800169#ifdef CONFIG_PHYS_64BIT
170#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
171#else
chenhui zhaofff80972011-10-13 13:40:59 +0800172#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800173#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500174
chenhui zhaofff80972011-10-13 13:40:59 +0800175#define CONFIG_SYS_BR0_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000176 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaofff80972011-10-13 13:40:59 +0800177#define CONFIG_SYS_BR1_PRELIM \
178 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_OR0_PRELIM 0xff806e65
181#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500182
chenhui zhaofff80972011-10-13 13:40:59 +0800183#define CONFIG_SYS_FLASH_BANKS_LIST \
184 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
186#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
187#undef CONFIG_SYS_FLASH_CHECKSUM
188#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
189#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500190
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200191#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500192
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200193#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_FLASH_CFI
195#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500196
chenhui zhao867b06f2011-09-06 16:41:19 +0000197#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500198
199/*
200 * SDRAM on the Local Bus
201 */
chenhui zhaofff80972011-10-13 13:40:59 +0800202#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaob76aef62011-10-13 13:41:00 +0800203#ifdef CONFIG_PHYS_64BIT
204#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
205#else
chenhui zhaofff80972011-10-13 13:40:59 +0800206#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800207#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500209
210/*
211 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500213 *
214 * For BR2, need:
215 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
216 * port-size = 32-bits = BR2[19:20] = 11
217 * no parity checking = BR2[21:22] = 00
218 * SDRAM for MSEL = BR2[24:26] = 011
219 * Valid = BR[31] = 1
220 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500221 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500222 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
223 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500225 * FIXME: the top 17 bits of BR2.
226 */
227
chenhui zhaofff80972011-10-13 13:40:59 +0800228#define CONFIG_SYS_BR2_PRELIM \
229 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
230 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500231
232/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500234 *
235 * For OR2, need:
236 * 64MB mask for AM, OR2[0:7] = 1111 1100
237 * XAM, OR2[17:18] = 11
238 * 9 columns OR2[19-21] = 010
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500239 * 13 rows OR2[23-25] = 100
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500240 * EAD set for extra time OR[31] = 1
241 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500242 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500243 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
244 */
245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
249#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
250#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
251#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500252
253/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500254 * Common settings for all Local Bus SDRAM commands.
255 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500256 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500257 * is OR'ed in too.
258 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500259#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
260 | LSDMR_PRETOACT7 \
261 | LSDMR_ACTTORW7 \
262 | LSDMR_BL8 \
263 | LSDMR_WRC4 \
264 | LSDMR_CL3 \
265 | LSDMR_RFEN \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500266 )
267
268/*
269 * The CADMUS registers are connected to CS3 on CDS.
270 * The new memory map places CADMUS at 0xf8000000.
271 *
272 * For BR3, need:
273 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
274 * port-size = 8-bits = BR[19:20] = 01
275 * no parity checking = BR[21:22] = 00
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500276 * GPMC for MSEL = BR[24:26] = 000
277 * Valid = BR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500278 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500279 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500280 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
281 *
282 * For OR3, need:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500283 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500284 * disable buffer ctrl OR[19] = 0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500285 * CSNT OR[20] = 1
286 * ACS OR[21:22] = 11
287 * XACS OR[23] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500288 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500289 * SETA OR[28] = 0
290 * TRLX OR[29] = 1
291 * EHTR OR[30] = 1
292 * EAD extra time OR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500293 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500294 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500295 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
296 */
297
Jon Loeliger25eedb22008-03-19 15:02:07 -0500298#define CONFIG_FSL_CADMUS
299
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500300#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800301#ifdef CONFIG_PHYS_64BIT
302#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
303#else
chenhui zhaofff80972011-10-13 13:40:59 +0800304#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaob76aef62011-10-13 13:41:00 +0800305#endif
chenhui zhaofff80972011-10-13 13:40:59 +0800306#define CONFIG_SYS_BR3_PRELIM \
307 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500309
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_INIT_RAM_LOCK 1
311#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200312#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500313
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200314#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500316
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
chenhui zhao867b06f2011-09-06 16:41:19 +0000318#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500319
320/* Serial Port */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500321#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_NS16550
323#define CONFIG_SYS_NS16550_SERIAL
324#define CONFIG_SYS_NS16550_REG_SIZE 1
325#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500326
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500328 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
329
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
331#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500332
333/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_HUSH_PARSER
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500335
Matthew McClintock40d5fa32006-06-28 10:43:36 -0500336/* pass open firmware flat tree */
Kumar Galab90d2542007-11-29 00:11:44 -0600337#define CONFIG_OF_LIBFDT 1
338#define CONFIG_OF_BOARD_SETUP 1
339#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Matthew McClintock40d5fa32006-06-28 10:43:36 -0500340
Jon Loeliger20476722006-10-20 15:50:15 -0500341/*
342 * I2C
343 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200344#define CONFIG_SYS_I2C
345#define CONFIG_SYS_I2C_FSL
346#define CONFIG_SYS_FSL_I2C_SPEED 400000
347#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
348#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
349#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500350
Timur Tabie8d18542008-07-18 16:52:23 +0200351/* EEPROM */
352#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_I2C_EEPROM_CCID
354#define CONFIG_SYS_ID_EEPROM
355#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
356#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200357
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500358/*
359 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300360 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500361 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600362#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800363#ifdef CONFIG_PHYS_64BIT
364#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
365#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
366#else
Kumar Gala10795f42008-12-02 16:08:36 -0600367#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600368#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800369#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600371#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600372#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800373#ifdef CONFIG_PHYS_64BIT
374#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
375#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800377#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500379
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500380#ifdef CONFIG_PCIE1
Kumar Galaf5fa8f32010-12-17 10:21:22 -0600381#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600382#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800383#ifdef CONFIG_PHYS_64BIT
384#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
385#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
386#else
Kumar Gala10795f42008-12-02 16:08:36 -0600387#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600388#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800389#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600391#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600392#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800393#ifdef CONFIG_PHYS_64BIT
394#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
395#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800397#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500399#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800400
401/*
402 * RapidIO MMU
403 */
chenhui zhaofff80972011-10-13 13:40:59 +0800404#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800405#ifdef CONFIG_PHYS_64BIT
406#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
407#else
chenhui zhaofff80972011-10-13 13:40:59 +0800408#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800409#endif
Kumar Gala8b47d7e2011-01-04 17:57:59 -0600410#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500411
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700412#ifdef CONFIG_LEGACY
413#define BRIDGE_ID 17
414#define VIA_ID 2
415#else
416#define BRIDGE_ID 28
417#define VIA_ID 4
418#endif
419
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500420#if defined(CONFIG_PCI)
421
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500422#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500423
424#undef CONFIG_EEPRO100
425#undef CONFIG_TULIP
chenhui zhao867b06f2011-09-06 16:41:19 +0000426#define CONFIG_E1000 /* Define e1000 pci Ethernet card */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500427
chenhui zhao867b06f2011-09-06 16:41:19 +0000428#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500429
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500430#endif /* CONFIG_PCI */
431
432
433#if defined(CONFIG_TSEC_ENET)
434
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500435#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500436#define CONFIG_TSEC1 1
437#define CONFIG_TSEC1_NAME "eTSEC0"
438#define CONFIG_TSEC2 1
439#define CONFIG_TSEC2_NAME "eTSEC1"
440#define CONFIG_TSEC3 1
441#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500442#define CONFIG_TSEC4
Kim Phillips255a35772007-05-16 16:52:19 -0500443#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500444#undef CONFIG_MPC85XX_FEC
445
chenhui zhaod3701222011-09-06 16:41:18 +0000446#define CONFIG_PHY_MARVELL
447
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500448#define TSEC1_PHY_ADDR 0
449#define TSEC2_PHY_ADDR 1
450#define TSEC3_PHY_ADDR 2
451#define TSEC4_PHY_ADDR 3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500452
453#define TSEC1_PHYIDX 0
454#define TSEC2_PHYIDX 0
455#define TSEC3_PHYIDX 0
456#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500457#define TSEC1_FLAGS TSEC_GIGABIT
458#define TSEC2_FLAGS TSEC_GIGABIT
459#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
460#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500461
462/* Options are: eTSEC[0-3] */
463#define CONFIG_ETHPRIME "eTSEC0"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500464#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500465#endif /* CONFIG_TSEC_ENET */
466
467/*
468 * Environment
469 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200470#define CONFIG_ENV_IS_IN_FLASH 1
chenhui zhao867b06f2011-09-06 16:41:19 +0000471#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
472#define CONFIG_ENV_ADDR 0xfff80000
473#else
474#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
475#endif
476#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200477#define CONFIG_ENV_SIZE 0x2000
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500478
479#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200480#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500481
Jon Loeliger2835e512007-06-13 13:22:08 -0500482/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500483 * BOOTP options
484 */
485#define CONFIG_BOOTP_BOOTFILESIZE
486#define CONFIG_BOOTP_BOOTPATH
487#define CONFIG_BOOTP_GATEWAY
488#define CONFIG_BOOTP_HOSTNAME
489
490
491/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500492 * Command line configuration.
493 */
494#include <config_cmd_default.h>
495
496#define CONFIG_CMD_PING
497#define CONFIG_CMD_I2C
498#define CONFIG_CMD_MII
Kumar Gala82ac8c92007-12-07 12:04:30 -0600499#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500500#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500501#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500502
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500503#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500504 #define CONFIG_CMD_PCI
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500505#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500506
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500507
508#undef CONFIG_WATCHDOG /* watchdog disabled */
509
510/*
511 * Miscellaneous configurable options
512 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200513#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500514#define CONFIG_CMDLINE_EDITING /* Command-line editing */
515#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200516#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger2835e512007-06-13 13:22:08 -0500517#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200518#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500519#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200520#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500521#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200522#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
523#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
524#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500525
526/*
527 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500528 * have to be in the first 64 MB of memory, since this is
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500529 * the maximum mapped by the Linux kernel during initialization.
530 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500531#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
532#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500533
Jon Loeliger2835e512007-06-13 13:22:08 -0500534#if defined(CONFIG_CMD_KGDB)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500535#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500536#endif
537
538/*
539 * Environment Configuration
540 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500541#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500542#define CONFIG_HAS_ETH0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500543#define CONFIG_HAS_ETH1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500544#define CONFIG_HAS_ETH2
Andy Fleming09f3e092006-09-13 10:34:18 -0500545#define CONFIG_HAS_ETH3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500546#endif
547
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500548#define CONFIG_IPADDR 192.168.1.253
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500549
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500550#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000551#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000552#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500553#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500554
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500555#define CONFIG_SERVERIP 192.168.1.1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500556#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500557#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500558
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500559#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500560
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500561#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
562#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500563
564#define CONFIG_BAUDRATE 115200
565
chenhui zhao867b06f2011-09-06 16:41:19 +0000566#define CONFIG_EXTRA_ENV_SETTINGS \
567 "hwconfig=fsl_ddr:ecc=off\0" \
568 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200569 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000570 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200571 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
572 " +$filesize; " \
573 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
574 " +$filesize; " \
575 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
576 " $filesize; " \
577 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
578 " +$filesize; " \
579 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
580 " $filesize\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000581 "consoledev=ttyS1\0" \
582 "ramdiskaddr=2000000\0" \
583 "ramdiskfile=ramdisk.uboot\0" \
584 "fdtaddr=c00000\0" \
585 "fdtfile=mpc8548cds.dtb\0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500586
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500587#define CONFIG_NFSBOOTCOMMAND \
588 "setenv bootargs root=/dev/nfs rw " \
589 "nfsroot=$serverip:$rootpath " \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500590 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500591 "console=$consoledev,$baudrate $othbootargs;" \
592 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500593 "tftp $fdtaddr $fdtfile;" \
594 "bootm $loadaddr - $fdtaddr"
Andy Fleming8272dc22006-09-13 10:33:35 -0500595
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500596
597#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500598 "setenv bootargs root=/dev/ram rw " \
599 "console=$consoledev,$baudrate $othbootargs;" \
600 "tftp $ramdiskaddr $ramdiskfile;" \
601 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500602 "tftp $fdtaddr $fdtfile;" \
603 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500604
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500605#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500606
607#endif /* __CONFIG_H */