blob: e2652e6aa6e130473399f8b16ca6958cb2ac0059 [file] [log] [blame]
stroesea20b27a2004-12-16 18:05:42 +00001/*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
39#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
40
41#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
42
43#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
44
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
49#undef CONFIG_BOOTCOMMAND
50
51#define CONFIG_PREBOOT /* enable preboot variable */
52
53#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
54#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
55
56#define CONFIG_MII 1 /* MII PHY management */
57#define CONFIG_PHY_ADDR 0 /* PHY address */
58#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs6f35c532007-06-24 17:41:21 +020059#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
60
61#define CONFIG_NET_MULTI 1
62#undef CONFIG_HAS_ETH1
stroesea20b27a2004-12-16 18:05:42 +000063
64#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
65
Jon Loeliger5d2ebe12007-07-09 21:16:53 -050066/*
67 * BOOTP options
68 */
69#define CONFIG_BOOTP_SUBNETMASK
70#define CONFIG_BOOTP_GATEWAY
71#define CONFIG_BOOTP_HOSTNAME
72#define CONFIG_BOOTP_BOOTPATH
73#define CONFIG_BOOTP_DNS
74#define CONFIG_BOOTP_DNS2
75#define CONFIG_BOOTP_SEND_HOSTNAME
76
stroesea20b27a2004-12-16 18:05:42 +000077
Jon Loeliger49cf7e82007-07-05 19:52:35 -050078/*
79 * Command line configuration.
80 */
81#include <config_cmd_default.h>
82
83#define CONFIG_CMD_DHCP
84#define CONFIG_CMD_PCI
85#define CONFIG_CMD_IRQ
86#define CONFIG_CMD_IDE
87#define CONFIG_CMD_FAT
88#define CONFIG_CMD_ELF
89#define CONFIG_CMD_DATE
90#define CONFIG_CMD_JFFS2
91#define CONFIG_CMD_I2C
92#define CONFIG_CMD_MII
93#define CONFIG_CMD_PING
94#define CONFIG_CMD_BSP
95#define CONFIG_CMD_EEPROM
96
stroesea20b27a2004-12-16 18:05:42 +000097
98#if 0 /* test-only */
99#define CONFIG_NETCONSOLE
100#define CONFIG_NET_MULTI
101
102#ifdef CONFIG_NET_MULTI
103#define CONFIG_PHY1_ADDR 1 /* PHY address: for NetConsole */
104#endif
105#endif
106
107#define CONFIG_MAC_PARTITION
108#define CONFIG_DOS_PARTITION
109
110#define CONFIG_SUPPORT_VFAT
111
112#undef CONFIG_AUTO_UPDATE /* autoupdate via compactflash */
113
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100114#define CFG_NAND_LEGACY
115
stroesea20b27a2004-12-16 18:05:42 +0000116#undef CONFIG_WATCHDOG /* watchdog disabled */
117
118#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
119
120/*
121 * Miscellaneous configurable options
122 */
123#define CFG_LONGHELP /* undef to save memory */
124#define CFG_PROMPT "=> " /* Monitor Command Prompt */
125
126#undef CFG_HUSH_PARSER /* use "hush" command parser */
127#ifdef CFG_HUSH_PARSER
128#define CFG_PROMPT_HUSH_PS2 "> "
129#endif
130
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500131#if defined(CONFIG_CMD_KGDB)
stroesea20b27a2004-12-16 18:05:42 +0000132#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
133#else
134#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
135#endif
136#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
137#define CFG_MAXARGS 16 /* max number of command args */
138#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
139
140#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
141
142#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
143
144#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
145
146#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
147#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
148
149#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
150#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
151#define CFG_BASE_BAUD 691200
152
153/* The following table includes the supported baudrates */
154#define CFG_BAUDRATE_TABLE \
155 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
156 57600, 115200, 230400, 460800, 921600 }
157
158#define CFG_LOAD_ADDR 0x100000 /* default load address */
159#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
160
161#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
162
163#define CONFIG_LOOPW 1 /* enable loopw command */
164
165#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
166
167/* Only interrupt boot if special string is typed */
168#define CONFIG_AUTOBOOT_KEYED 1
169#define CONFIG_AUTOBOOT_PROMPT "Autobooting in %d seconds\n"
170#undef CONFIG_AUTOBOOT_DELAY_STR
171#undef CONFIG_AUTOBOOT_STOP_STR /* defined via environment var */
172#define CONFIG_AUTOBOOT_STOP_STR2 "esdesd" /* esd special for esd access*/
173
174#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
175
176#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
177
178/*-----------------------------------------------------------------------
179 * PCI stuff
180 *-----------------------------------------------------------------------
181 */
182#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
183#define PCI_HOST_FORCE 1 /* configure as pci host */
184#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
185
186#define CONFIG_PCI /* include pci support */
187#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
188#define CONFIG_PCI_PNP /* do pci plug-and-play */
189 /* resource configuration */
190
191#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
192
193#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
194
195#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
196
197#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
198#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
199#define CFG_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
200#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
Stefan Roese2076d0a2006-01-18 20:03:15 +0100201#define CFG_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
202#define CFG_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
stroesea20b27a2004-12-16 18:05:42 +0000203#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
204#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
205#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
206#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
207
208/*-----------------------------------------------------------------------
209 * IDE/ATA stuff
210 *-----------------------------------------------------------------------
211 */
212#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
213#undef CONFIG_IDE_LED /* no led for ide supported */
214#define CONFIG_IDE_RESET 1 /* reset for ide supported */
215
216#define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
217#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
218
219#define CFG_ATA_BASE_ADDR 0xF0100000
220#define CFG_ATA_IDE0_OFFSET 0x0000
221
222#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
223#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
224#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
225
226/*-----------------------------------------------------------------------
227 * Start addresses for the final memory configuration
228 * (Set up by the startup code)
229 * Please note that CFG_SDRAM_BASE _must_ start at 0
230 */
231#define CFG_SDRAM_BASE 0x00000000
232#define CFG_FLASH_BASE 0xFFFC0000
233#define CFG_MONITOR_BASE CFG_FLASH_BASE
234#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
235#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
236
237/*
238 * For booting Linux, the board info and command line data
239 * have to be in the first 8 MB of memory, since this is
240 * the maximum mapped by the Linux kernel during initialization.
241 */
242#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
243/*-----------------------------------------------------------------------
244 * FLASH organization
245 */
246#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
247#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
248
249#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
250#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
251
252#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
253#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
254#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
255/*
256 * The following defines are added for buggy IOP480 byte interface.
257 * All other boards should use the standard values (CPCI405 etc.)
258 */
259#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
260#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
261#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
262
263#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
264
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200265/*
266 * JFFS2 partitions
267 */
268/* No command line, one static partition */
269#undef CONFIG_JFFS2_CMDLINE
270#define CONFIG_JFFS2_DEV "nor0"
271#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
272#define CONFIG_JFFS2_PART_OFFSET 0x00000000
273
274/* mtdparts command line support */
275
276/* Use first bank for JFFS2, second bank contains U-Boot.
277 *
278 * Note: fake mtd_id's used, no linux mtd map file.
279 */
280/*
281#define CONFIG_JFFS2_CMDLINE
282#define MTDIDS_DEFAULT "nor0=cpci405dt-0"
283#define MTDPARTS_DEFAULT "mtdparts=cpci405dt-0:-(jffs2)"
284*/
stroesea20b27a2004-12-16 18:05:42 +0000285
286#if 0 /* Use NVRAM for environment variables */
287/*-----------------------------------------------------------------------
288 * NVRAM organization
289 */
290#define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
291#define CFG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
292#define CFG_ENV_ADDR \
293 (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-(CFG_ENV_SIZE+8)) /* Env */
294
295#else /* Use EEPROM for environment variables */
296
297#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
298#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
299#define CFG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
300 /* total size of a CAT24WC16 is 2048 bytes */
301#endif
302
303#define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
304#define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
305#define CFG_VXWORKS_MAC_PTR (CFG_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
306
307/*-----------------------------------------------------------------------
308 * I2C EEPROM (CAT24WC16) for environment
309 */
310#define CONFIG_HARD_I2C /* I2c with hardware support */
311#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
312#define CFG_I2C_SLAVE 0x7F
313
314#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
315#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
316/* mask of address bits that overflow into the "EEPROM chip address" */
317#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
318#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
319 /* 16 byte page write mode using*/
320 /* last 4 bits of the address */
321#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
322#define CFG_EEPROM_PAGE_WRITE_ENABLE
323
324/*-----------------------------------------------------------------------
325 * Cache Configuration
326 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200327#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
stroesea20b27a2004-12-16 18:05:42 +0000328 /* have only 8kB, 16kB is save here */
329#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500330#if defined(CONFIG_CMD_KGDB)
stroesea20b27a2004-12-16 18:05:42 +0000331#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
332#endif
333
334/*
335 * Init Memory Controller:
336 *
337 * BR0/1 and OR0/1 (FLASH)
338 */
339
340#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
341#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
342
343/*-----------------------------------------------------------------------
344 * External Bus Controller (EBC) Setup
345 */
346
347/* Memory Bank 0 (Flash Bank 0) initialization */
348#define CFG_EBC_PB0AP 0x92015480
349#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
350
351/* Memory Bank 1 (Flash Bank 1) initialization */
352#define CFG_EBC_PB1AP 0x92015480
353#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
354
355/* Memory Bank 2 (CAN0, 1) initialization */
356#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
357#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
358#define CFG_LED_ADDR 0xF0000380
359
360/* Memory Bank 3 (CompactFlash IDE) initialization */
361#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
362#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
363
364/* Memory Bank 4 (NVRAM/RTC) initialization */
365/*#define CFG_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
366#define CFG_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
367#define CFG_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
368
369/* Memory Bank 5 (optional Quart) initialization */
370#define CFG_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
371#define CFG_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
372
373/* Memory Bank 6 (FPGA internal) initialization */
374#define CFG_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
375#define CFG_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
376#define CFG_FPGA_BASE_ADDR 0xF0400000
377
378/*-----------------------------------------------------------------------
379 * FPGA stuff
380 */
381/* FPGA internal regs */
382#define CFG_FPGA_MODE 0x00
383#define CFG_FPGA_STATUS 0x02
384#define CFG_FPGA_TS 0x04
385#define CFG_FPGA_TS_LOW 0x06
386#define CFG_FPGA_TS_CAP0 0x10
387#define CFG_FPGA_TS_CAP0_LOW 0x12
388#define CFG_FPGA_TS_CAP1 0x14
389#define CFG_FPGA_TS_CAP1_LOW 0x16
390#define CFG_FPGA_TS_CAP2 0x18
391#define CFG_FPGA_TS_CAP2_LOW 0x1a
392#define CFG_FPGA_TS_CAP3 0x1c
393#define CFG_FPGA_TS_CAP3_LOW 0x1e
394
395/* FPGA Mode Reg */
396#define CFG_FPGA_MODE_CF_RESET 0x0001
397#define CFG_FPGA_MODE_DUART_RESET 0x0002
398#define CFG_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
399#define CFG_FPGA_MODE_TS_IRQ_ENABLE 0x0100
400#define CFG_FPGA_MODE_TS_IRQ_CLEAR 0x1000
401#define CFG_FPGA_MODE_TS_CLEAR 0x2000
402
403/* FPGA Status Reg */
404#define CFG_FPGA_STATUS_DIP0 0x0001
405#define CFG_FPGA_STATUS_DIP1 0x0002
406#define CFG_FPGA_STATUS_DIP2 0x0004
407#define CFG_FPGA_STATUS_FLASH 0x0008
408#define CFG_FPGA_STATUS_TS_IRQ 0x1000
409
410#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
411#define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for XC2S15 */
412
413/* FPGA program pin configuration */
414#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
415#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
416#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
417#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
418#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
419
420/*-----------------------------------------------------------------------
421 * Definitions for initial stack pointer and data area (in data cache)
422 */
423#define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
424
425#define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
426#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
427#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
428#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
429#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
430
431
432/*
433 * Internal Definitions
434 *
435 * Boot Flags
436 */
437#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
438#define BOOTFLAG_WARM 0x02 /* Software reboot */
439
440#endif /* __CONFIG_H */