blob: 81528eae5245819d1e1046144d841852c59c7646 [file] [log] [blame]
stroesea20b27a2004-12-16 18:05:42 +00001/*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
39#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
40
41#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
42
43#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
44
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
49#undef CONFIG_BOOTCOMMAND
50
51#define CONFIG_PREBOOT /* enable preboot variable */
52
53#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
54#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
55
56#define CONFIG_MII 1 /* MII PHY management */
57#define CONFIG_PHY_ADDR 0 /* PHY address */
58#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs6f35c532007-06-24 17:41:21 +020059#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
60
61#define CONFIG_NET_MULTI 1
62#undef CONFIG_HAS_ETH1
stroesea20b27a2004-12-16 18:05:42 +000063
64#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
65
66#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
67 CONFIG_BOOTP_DNS | \
68 CONFIG_BOOTP_DNS2 | \
69 CONFIG_BOOTP_SEND_HOSTNAME )
70
Jon Loeliger49cf7e82007-07-05 19:52:35 -050071/*
72 * Command line configuration.
73 */
74#include <config_cmd_default.h>
75
76#define CONFIG_CMD_DHCP
77#define CONFIG_CMD_PCI
78#define CONFIG_CMD_IRQ
79#define CONFIG_CMD_IDE
80#define CONFIG_CMD_FAT
81#define CONFIG_CMD_ELF
82#define CONFIG_CMD_DATE
83#define CONFIG_CMD_JFFS2
84#define CONFIG_CMD_I2C
85#define CONFIG_CMD_MII
86#define CONFIG_CMD_PING
87#define CONFIG_CMD_BSP
88#define CONFIG_CMD_EEPROM
89
stroesea20b27a2004-12-16 18:05:42 +000090
91#if 0 /* test-only */
92#define CONFIG_NETCONSOLE
93#define CONFIG_NET_MULTI
94
95#ifdef CONFIG_NET_MULTI
96#define CONFIG_PHY1_ADDR 1 /* PHY address: for NetConsole */
97#endif
98#endif
99
100#define CONFIG_MAC_PARTITION
101#define CONFIG_DOS_PARTITION
102
103#define CONFIG_SUPPORT_VFAT
104
105#undef CONFIG_AUTO_UPDATE /* autoupdate via compactflash */
106
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100107#define CFG_NAND_LEGACY
108
stroesea20b27a2004-12-16 18:05:42 +0000109#undef CONFIG_WATCHDOG /* watchdog disabled */
110
111#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
112
113/*
114 * Miscellaneous configurable options
115 */
116#define CFG_LONGHELP /* undef to save memory */
117#define CFG_PROMPT "=> " /* Monitor Command Prompt */
118
119#undef CFG_HUSH_PARSER /* use "hush" command parser */
120#ifdef CFG_HUSH_PARSER
121#define CFG_PROMPT_HUSH_PS2 "> "
122#endif
123
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500124#if defined(CONFIG_CMD_KGDB)
stroesea20b27a2004-12-16 18:05:42 +0000125#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
126#else
127#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
128#endif
129#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
130#define CFG_MAXARGS 16 /* max number of command args */
131#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
132
133#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
134
135#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
136
137#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
138
139#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
140#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
141
142#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
143#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
144#define CFG_BASE_BAUD 691200
145
146/* The following table includes the supported baudrates */
147#define CFG_BAUDRATE_TABLE \
148 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
149 57600, 115200, 230400, 460800, 921600 }
150
151#define CFG_LOAD_ADDR 0x100000 /* default load address */
152#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
153
154#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
155
156#define CONFIG_LOOPW 1 /* enable loopw command */
157
158#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
159
160/* Only interrupt boot if special string is typed */
161#define CONFIG_AUTOBOOT_KEYED 1
162#define CONFIG_AUTOBOOT_PROMPT "Autobooting in %d seconds\n"
163#undef CONFIG_AUTOBOOT_DELAY_STR
164#undef CONFIG_AUTOBOOT_STOP_STR /* defined via environment var */
165#define CONFIG_AUTOBOOT_STOP_STR2 "esdesd" /* esd special for esd access*/
166
167#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
168
169#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
170
171/*-----------------------------------------------------------------------
172 * PCI stuff
173 *-----------------------------------------------------------------------
174 */
175#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
176#define PCI_HOST_FORCE 1 /* configure as pci host */
177#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
178
179#define CONFIG_PCI /* include pci support */
180#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
181#define CONFIG_PCI_PNP /* do pci plug-and-play */
182 /* resource configuration */
183
184#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
185
186#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
187
188#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
189
190#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
191#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
192#define CFG_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
193#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
Stefan Roese2076d0a2006-01-18 20:03:15 +0100194#define CFG_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
195#define CFG_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
stroesea20b27a2004-12-16 18:05:42 +0000196#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
197#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
198#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
199#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
200
201/*-----------------------------------------------------------------------
202 * IDE/ATA stuff
203 *-----------------------------------------------------------------------
204 */
205#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
206#undef CONFIG_IDE_LED /* no led for ide supported */
207#define CONFIG_IDE_RESET 1 /* reset for ide supported */
208
209#define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
210#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
211
212#define CFG_ATA_BASE_ADDR 0xF0100000
213#define CFG_ATA_IDE0_OFFSET 0x0000
214
215#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
216#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
217#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
218
219/*-----------------------------------------------------------------------
220 * Start addresses for the final memory configuration
221 * (Set up by the startup code)
222 * Please note that CFG_SDRAM_BASE _must_ start at 0
223 */
224#define CFG_SDRAM_BASE 0x00000000
225#define CFG_FLASH_BASE 0xFFFC0000
226#define CFG_MONITOR_BASE CFG_FLASH_BASE
227#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
228#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
229
230/*
231 * For booting Linux, the board info and command line data
232 * have to be in the first 8 MB of memory, since this is
233 * the maximum mapped by the Linux kernel during initialization.
234 */
235#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
236/*-----------------------------------------------------------------------
237 * FLASH organization
238 */
239#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
240#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
241
242#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
243#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
244
245#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
246#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
247#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
248/*
249 * The following defines are added for buggy IOP480 byte interface.
250 * All other boards should use the standard values (CPCI405 etc.)
251 */
252#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
253#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
254#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
255
256#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
257
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200258/*
259 * JFFS2 partitions
260 */
261/* No command line, one static partition */
262#undef CONFIG_JFFS2_CMDLINE
263#define CONFIG_JFFS2_DEV "nor0"
264#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
265#define CONFIG_JFFS2_PART_OFFSET 0x00000000
266
267/* mtdparts command line support */
268
269/* Use first bank for JFFS2, second bank contains U-Boot.
270 *
271 * Note: fake mtd_id's used, no linux mtd map file.
272 */
273/*
274#define CONFIG_JFFS2_CMDLINE
275#define MTDIDS_DEFAULT "nor0=cpci405dt-0"
276#define MTDPARTS_DEFAULT "mtdparts=cpci405dt-0:-(jffs2)"
277*/
stroesea20b27a2004-12-16 18:05:42 +0000278
279#if 0 /* Use NVRAM for environment variables */
280/*-----------------------------------------------------------------------
281 * NVRAM organization
282 */
283#define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
284#define CFG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
285#define CFG_ENV_ADDR \
286 (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-(CFG_ENV_SIZE+8)) /* Env */
287
288#else /* Use EEPROM for environment variables */
289
290#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
291#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
292#define CFG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
293 /* total size of a CAT24WC16 is 2048 bytes */
294#endif
295
296#define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
297#define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
298#define CFG_VXWORKS_MAC_PTR (CFG_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
299
300/*-----------------------------------------------------------------------
301 * I2C EEPROM (CAT24WC16) for environment
302 */
303#define CONFIG_HARD_I2C /* I2c with hardware support */
304#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
305#define CFG_I2C_SLAVE 0x7F
306
307#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
308#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
309/* mask of address bits that overflow into the "EEPROM chip address" */
310#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
311#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
312 /* 16 byte page write mode using*/
313 /* last 4 bits of the address */
314#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
315#define CFG_EEPROM_PAGE_WRITE_ENABLE
316
317/*-----------------------------------------------------------------------
318 * Cache Configuration
319 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200320#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
stroesea20b27a2004-12-16 18:05:42 +0000321 /* have only 8kB, 16kB is save here */
322#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500323#if defined(CONFIG_CMD_KGDB)
stroesea20b27a2004-12-16 18:05:42 +0000324#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
325#endif
326
327/*
328 * Init Memory Controller:
329 *
330 * BR0/1 and OR0/1 (FLASH)
331 */
332
333#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
334#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
335
336/*-----------------------------------------------------------------------
337 * External Bus Controller (EBC) Setup
338 */
339
340/* Memory Bank 0 (Flash Bank 0) initialization */
341#define CFG_EBC_PB0AP 0x92015480
342#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
343
344/* Memory Bank 1 (Flash Bank 1) initialization */
345#define CFG_EBC_PB1AP 0x92015480
346#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
347
348/* Memory Bank 2 (CAN0, 1) initialization */
349#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
350#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
351#define CFG_LED_ADDR 0xF0000380
352
353/* Memory Bank 3 (CompactFlash IDE) initialization */
354#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
355#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
356
357/* Memory Bank 4 (NVRAM/RTC) initialization */
358/*#define CFG_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
359#define CFG_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
360#define CFG_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
361
362/* Memory Bank 5 (optional Quart) initialization */
363#define CFG_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
364#define CFG_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
365
366/* Memory Bank 6 (FPGA internal) initialization */
367#define CFG_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
368#define CFG_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
369#define CFG_FPGA_BASE_ADDR 0xF0400000
370
371/*-----------------------------------------------------------------------
372 * FPGA stuff
373 */
374/* FPGA internal regs */
375#define CFG_FPGA_MODE 0x00
376#define CFG_FPGA_STATUS 0x02
377#define CFG_FPGA_TS 0x04
378#define CFG_FPGA_TS_LOW 0x06
379#define CFG_FPGA_TS_CAP0 0x10
380#define CFG_FPGA_TS_CAP0_LOW 0x12
381#define CFG_FPGA_TS_CAP1 0x14
382#define CFG_FPGA_TS_CAP1_LOW 0x16
383#define CFG_FPGA_TS_CAP2 0x18
384#define CFG_FPGA_TS_CAP2_LOW 0x1a
385#define CFG_FPGA_TS_CAP3 0x1c
386#define CFG_FPGA_TS_CAP3_LOW 0x1e
387
388/* FPGA Mode Reg */
389#define CFG_FPGA_MODE_CF_RESET 0x0001
390#define CFG_FPGA_MODE_DUART_RESET 0x0002
391#define CFG_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
392#define CFG_FPGA_MODE_TS_IRQ_ENABLE 0x0100
393#define CFG_FPGA_MODE_TS_IRQ_CLEAR 0x1000
394#define CFG_FPGA_MODE_TS_CLEAR 0x2000
395
396/* FPGA Status Reg */
397#define CFG_FPGA_STATUS_DIP0 0x0001
398#define CFG_FPGA_STATUS_DIP1 0x0002
399#define CFG_FPGA_STATUS_DIP2 0x0004
400#define CFG_FPGA_STATUS_FLASH 0x0008
401#define CFG_FPGA_STATUS_TS_IRQ 0x1000
402
403#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
404#define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for XC2S15 */
405
406/* FPGA program pin configuration */
407#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
408#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
409#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
410#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
411#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
412
413/*-----------------------------------------------------------------------
414 * Definitions for initial stack pointer and data area (in data cache)
415 */
416#define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
417
418#define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
419#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
420#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
421#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
422#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
423
424
425/*
426 * Internal Definitions
427 *
428 * Boot Flags
429 */
430#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
431#define BOOTFLAG_WARM 0x02 /* Software reboot */
432
433#endif /* __CONFIG_H */