blob: 0edcc2ed72b63a9638cc0d38c1c0dfdd4790c749 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Haiying Wang765547d2009-03-27 17:02:45 -04002/*
Kumar Galae5fe96b2011-01-04 18:04:01 -06003 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Haiying Wang765547d2009-03-27 17:02:45 -04004 */
5
6/*
7 * mpc8569mds board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kumar Galae5fe96b2011-01-04 18:04:01 -060012#define CONFIG_SYS_SRIO
13#define CONFIG_SRIO1 /* SRIO port 1 */
14
Haiying Wang765547d2009-03-27 17:02:45 -040015#define CONFIG_PCIE1 1 /* PCIE controller */
16#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000017#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Haiying Wang765547d2009-03-27 17:02:45 -040018#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
19#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
20#define CONFIG_QE /* Enable QE */
21#define CONFIG_ENV_OVERWRITE
Haiying Wang765547d2009-03-27 17:02:45 -040022
Haiying Wang765547d2009-03-27 17:02:45 -040023#ifndef __ASSEMBLY__
24extern unsigned long get_clock_freq(void);
25#endif
26/* Replace a call to get_clock_freq (after it is implemented)*/
Dave Liu67351042009-05-18 17:49:23 +080027#define CONFIG_SYS_CLK_FREQ 66666666
28#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
Haiying Wang765547d2009-03-27 17:02:45 -040029
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020030#ifdef CONFIG_ATM
Liu Yuc95d5412009-11-27 15:31:52 +080031#define CONFIG_PQ_MDS_PIB
32#define CONFIG_PQ_MDS_PIB_ATM
33#endif
34
Haiying Wang765547d2009-03-27 17:02:45 -040035/*
36 * These can be toggled for performance analysis, otherwise use default.
37 */
38#define CONFIG_L2_CACHE /* toggle L2 cache */
39#define CONFIG_BTB /* toggle branch predition */
40
Haiying Wang96196a12010-11-10 15:37:13 -050041#ifndef CONFIG_SYS_MONITOR_BASE
42#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
43#endif
44
Haiying Wang765547d2009-03-27 17:02:45 -040045/*
46 * Only possible on E500 Version 2 or newer cores.
47 */
48#define CONFIG_ENABLE_36BIT_PHYS 1
49
Anton Vorontsov7f52ed52009-10-15 17:47:06 +040050#define CONFIG_HWCONFIG
Haiying Wang765547d2009-03-27 17:02:45 -040051
52#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
53#define CONFIG_SYS_MEMTEST_END 0x00400000
54
55/*
Liu Yu674ef7b2010-01-18 19:03:28 +080056 * Config the L2 Cache as L2 SRAM
57 */
58#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
59#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
60#define CONFIG_SYS_L2_SIZE (512 << 10)
61#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
62
Timur Tabie46fedf2011-08-04 18:03:41 -050063#define CONFIG_SYS_CCSRBAR 0xe0000000
64#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Haiying Wang765547d2009-03-27 17:02:45 -040065
Kumar Gala8d22ddc2011-11-09 09:10:49 -060066#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050067#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Liu Yu674ef7b2010-01-18 19:03:28 +080068#endif
69
Haiying Wang765547d2009-03-27 17:02:45 -040070/* DDR Setup */
Haiying Wang765547d2009-03-27 17:02:45 -040071#undef CONFIG_FSL_DDR_INTERACTIVE
72#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
73#define CONFIG_DDR_SPD
Haiying Wang765547d2009-03-27 17:02:45 -040074#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
75
76#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
77
78#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
79 /* DDR is system memory*/
80#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
81
Haiying Wang765547d2009-03-27 17:02:45 -040082#define CONFIG_DIMM_SLOTS_PER_CTLR 1
83#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
84
85/* I2C addresses of SPD EEPROMs */
Kumar Galac39f44d2011-01-31 22:18:47 -060086#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Haiying Wang765547d2009-03-27 17:02:45 -040087
88/* These are used when DDR doesn't use SPD. */
89#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
90#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
91#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
92#define CONFIG_SYS_DDR_TIMING_3 0x00020000
93#define CONFIG_SYS_DDR_TIMING_0 0x00330004
94#define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644
95#define CONFIG_SYS_DDR_TIMING_2 0x002888D0
96#define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000
97#define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040
98#define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521
99#define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000
100#define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000
101#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
102#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000
103#define CONFIG_SYS_DDR_TIMING_4 0x00220001
104#define CONFIG_SYS_DDR_TIMING_5 0x03402400
105#define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
106#define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604
107#define CONFIG_SYS_DDR_CDR_1 0x80040000
108#define CONFIG_SYS_DDR_CDR_2 0x00000000
109#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
110#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
111#define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */
112#define CONFIG_SYS_DDR_CONTROL2 0x24400000
113
114#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
115#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
116#define CONFIG_SYS_DDR_SBE 0x00010000
117
118#undef CONFIG_CLOCKS_IN_MHZ
119
120/*
121 * Local Bus Definitions
122 */
123
124#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
125#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
126
127#define CONFIG_SYS_BCSR_BASE 0xf8000000
128#define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
129
130/*Chip select 0 - Flash*/
Liu Yu674ef7b2010-01-18 19:03:28 +0800131#define CONFIG_FLASH_BR_PRELIM 0xfe000801
132#define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
Haiying Wang765547d2009-03-27 17:02:45 -0400133
Haiying Wang399b53c2009-05-20 12:30:32 -0400134/*Chip select 1 - BCSR*/
Haiying Wang765547d2009-03-27 17:02:45 -0400135#define CONFIG_SYS_BR1_PRELIM 0xf8000801
136#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
137
Haiying Wang399b53c2009-05-20 12:30:32 -0400138/*Chip select 4 - PIB*/
139#define CONFIG_SYS_BR4_PRELIM 0xf8008801
140#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
141
142/*Chip select 5 - PIB*/
143#define CONFIG_SYS_BR5_PRELIM 0xf8010801
144#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7
145
Haiying Wang765547d2009-03-27 17:02:45 -0400146#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
147#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
148#undef CONFIG_SYS_FLASH_CHECKSUM
149#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
150#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
151
Liu Yu674ef7b2010-01-18 19:03:28 +0800152#undef CONFIG_SYS_RAMBOOT
Liu Yu674ef7b2010-01-18 19:03:28 +0800153
Haiying Wang765547d2009-03-27 17:02:45 -0400154#define CONFIG_SYS_FLASH_EMPTY_INFO
155
Anton Vorontsova29155e2009-10-15 17:47:08 +0400156/* Chip select 3 - NAND */
Liu Yu674ef7b2010-01-18 19:03:28 +0800157#ifndef CONFIG_NAND_SPL
Anton Vorontsova29155e2009-10-15 17:47:08 +0400158#define CONFIG_SYS_NAND_BASE 0xFC000000
Liu Yu674ef7b2010-01-18 19:03:28 +0800159#else
160#define CONFIG_SYS_NAND_BASE 0xFFF00000
161#endif
162
163/* NAND boot: 4K NAND loader config */
164#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
165#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
166#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
167#define CONFIG_SYS_NAND_U_BOOT_START \
168 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
169#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
170#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
171#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
172
Anton Vorontsova29155e2009-10-15 17:47:08 +0400173#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
174#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, }
175#define CONFIG_SYS_MAX_NAND_DEVICE 1
Anton Vorontsova29155e2009-10-15 17:47:08 +0400176#define CONFIG_NAND_FSL_ELBC 1
177#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Matthew McClintocka3055c52011-04-05 14:39:33 -0500178#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
Anton Vorontsova29155e2009-10-15 17:47:08 +0400179 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
180 | BR_PS_8 /* Port Size = 8 bit */ \
181 | BR_MS_FCM /* MSEL = FCM */ \
182 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500183#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Anton Vorontsova29155e2009-10-15 17:47:08 +0400184 | OR_FCM_CSCT \
185 | OR_FCM_CST \
186 | OR_FCM_CHT \
187 | OR_FCM_SCY_1 \
188 | OR_FCM_TRLX \
189 | OR_FCM_EHTR)
Liu Yu674ef7b2010-01-18 19:03:28 +0800190
Liu Yu674ef7b2010-01-18 19:03:28 +0800191#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
192#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500193#define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
194#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wang765547d2009-03-27 17:02:45 -0400195
Haiying Wang765547d2009-03-27 17:02:45 -0400196#define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */
197#define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */
198#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
199#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
200
201#define CONFIG_SYS_INIT_RAM_LOCK 1
202#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200203#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Haiying Wang765547d2009-03-27 17:02:45 -0400204
Haiying Wang765547d2009-03-27 17:02:45 -0400205#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200206 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Haiying Wang765547d2009-03-27 17:02:45 -0400207#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
208
209#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Haiying Wangfb279492009-06-04 16:12:39 -0400210#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Haiying Wang765547d2009-03-27 17:02:45 -0400211
212/* Serial Port */
Haiying Wang765547d2009-03-27 17:02:45 -0400213#define CONFIG_SYS_NS16550_SERIAL
214#define CONFIG_SYS_NS16550_REG_SIZE 1
215#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500216#ifdef CONFIG_NAND_SPL
217#define CONFIG_NS16550_MIN_FUNCTIONS
218#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400219
220#define CONFIG_SYS_BAUDRATE_TABLE \
221 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
222
223#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
224#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
225
Haiying Wang765547d2009-03-27 17:02:45 -0400226/*
227 * I2C
228 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200229#define CONFIG_SYS_I2C
230#define CONFIG_SYS_I2C_FSL
231#define CONFIG_SYS_FSL_I2C_SPEED 400000
232#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
233#define CONFIG_SYS_FSL_I2C2_SPEED 400000
234#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
235#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
236#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
237#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Haiying Wang765547d2009-03-27 17:02:45 -0400238
239/*
240 * I2C2 EEPROM
241 */
242#define CONFIG_ID_EEPROM
243#ifdef CONFIG_ID_EEPROM
244#define CONFIG_SYS_I2C_EEPROM_NXID
245#endif
246#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
247#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
248#define CONFIG_SYS_EEPROM_BUS_NUM 1
249
250#define PLPPAR1_I2C_BIT_MASK 0x0000000F
251#define PLPPAR1_I2C2_VAL 0x00000000
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400252#define PLPPAR1_ESDHC_VAL 0x0000000A
Haiying Wang765547d2009-03-27 17:02:45 -0400253#define PLPDIR1_I2C_BIT_MASK 0x0000000F
254#define PLPDIR1_I2C2_VAL 0x0000000F
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400255#define PLPDIR1_ESDHC_VAL 0x00000006
Anton Vorontsovc4ca10f2009-12-16 01:14:31 +0300256#define PLPPAR1_UART0_BIT_MASK 0x00000fc0
257#define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80
258#define PLPDIR1_UART0_BIT_MASK 0x00000fc0
259#define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80
Haiying Wang765547d2009-03-27 17:02:45 -0400260
261/*
262 * General PCI
263 * Memory Addresses are mapped 1-1. I/O is mapped from 0
264 */
Kumar Gala94f2bc42010-12-17 10:18:07 -0600265#define CONFIG_SYS_PCIE1_NAME "Slot"
Haiying Wang765547d2009-03-27 17:02:45 -0400266#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
267#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
268#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
269#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
270#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
271#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
272#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
273#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
274
Kumar Galae5fe96b2011-01-04 18:04:01 -0600275#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
276#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
277#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
278#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Haiying Wang765547d2009-03-27 17:02:45 -0400279
280#ifdef CONFIG_QE
281/*
282 * QE UEC ethernet configuration
283 */
Haiying Wangf82107f2009-05-20 12:30:37 -0400284#define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */
285#undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */
Haiying Wang765547d2009-03-27 17:02:45 -0400286
287#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
288#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500289#define CONFIG_ETHPRIME "UEC0"
Haiying Wang765547d2009-03-27 17:02:45 -0400290#define CONFIG_PHY_MODE_NEED_CHANGE
291
292#define CONFIG_UEC_ETH1 /* GETH1 */
293#define CONFIG_HAS_ETH0
294
295#ifdef CONFIG_UEC_ETH1
296#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
297#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400298#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang765547d2009-03-27 17:02:45 -0400299#define CONFIG_SYS_UEC1_TX_CLK QE_CLK12
300#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
301#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming865ff852011-04-13 00:37:12 -0500302#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100303#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400304#elif defined(CONFIG_SYS_UCC_RMII_MODE)
305#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */
306#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
307#define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500308#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100309#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400310#endif /* CONFIG_SYS_UCC_RGMII_MODE */
311#endif /* CONFIG_UEC_ETH1 */
Haiying Wang765547d2009-03-27 17:02:45 -0400312
313#define CONFIG_UEC_ETH2 /* GETH2 */
314#define CONFIG_HAS_ETH1
315
316#ifdef CONFIG_UEC_ETH2
317#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
318#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400319#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang765547d2009-03-27 17:02:45 -0400320#define CONFIG_SYS_UEC2_TX_CLK QE_CLK17
321#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
322#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500323#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100324#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400325#elif defined(CONFIG_SYS_UCC_RMII_MODE)
326#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */
327#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
328#define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500329#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100330#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400331#endif /* CONFIG_SYS_UCC_RGMII_MODE */
332#endif /* CONFIG_UEC_ETH2 */
Haiying Wang765547d2009-03-27 17:02:45 -0400333
Haiying Wang750098d2009-05-20 12:30:36 -0400334#define CONFIG_UEC_ETH3 /* GETH3 */
335#define CONFIG_HAS_ETH2
336
337#ifdef CONFIG_UEC_ETH3
338#define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */
339#define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400340#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang750098d2009-05-20 12:30:36 -0400341#define CONFIG_SYS_UEC3_TX_CLK QE_CLK12
342#define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH
343#define CONFIG_SYS_UEC3_PHY_ADDR 2
Andy Fleming865ff852011-04-13 00:37:12 -0500344#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100345#define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400346#elif defined(CONFIG_SYS_UCC_RMII_MODE)
347#define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */
348#define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH
349#define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500350#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100351#define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400352#endif /* CONFIG_SYS_UCC_RGMII_MODE */
353#endif /* CONFIG_UEC_ETH3 */
Haiying Wang750098d2009-05-20 12:30:36 -0400354
355#define CONFIG_UEC_ETH4 /* GETH4 */
356#define CONFIG_HAS_ETH3
357
358#ifdef CONFIG_UEC_ETH4
359#define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */
360#define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400361#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang750098d2009-05-20 12:30:36 -0400362#define CONFIG_SYS_UEC4_TX_CLK QE_CLK17
363#define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH
364#define CONFIG_SYS_UEC4_PHY_ADDR 3
Andy Fleming865ff852011-04-13 00:37:12 -0500365#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100366#define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400367#elif defined(CONFIG_SYS_UCC_RMII_MODE)
368#define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */
369#define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH
370#define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500371#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100372#define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400373#endif /* CONFIG_SYS_UCC_RGMII_MODE */
374#endif /* CONFIG_UEC_ETH4 */
Haiying Wang3bd8e532009-05-20 12:30:41 -0400375
376#undef CONFIG_UEC_ETH6 /* GETH6 */
377#define CONFIG_HAS_ETH5
378
379#ifdef CONFIG_UEC_ETH6
380#define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */
381#define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE
382#define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE
383#define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH
384#define CONFIG_SYS_UEC6_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500385#define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100386#define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
Haiying Wang3bd8e532009-05-20 12:30:41 -0400387#endif /* CONFIG_UEC_ETH6 */
388
389#undef CONFIG_UEC_ETH8 /* GETH8 */
390#define CONFIG_HAS_ETH7
391
392#ifdef CONFIG_UEC_ETH8
393#define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */
394#define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE
395#define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE
396#define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH
397#define CONFIG_SYS_UEC8_PHY_ADDR 6
Andy Fleming865ff852011-04-13 00:37:12 -0500398#define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100399#define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
Haiying Wang3bd8e532009-05-20 12:30:41 -0400400#endif /* CONFIG_UEC_ETH8 */
401
Haiying Wang765547d2009-03-27 17:02:45 -0400402#endif /* CONFIG_QE */
403
404#if defined(CONFIG_PCI)
Haiying Wang765547d2009-03-27 17:02:45 -0400405#undef CONFIG_EEPRO100
406#undef CONFIG_TULIP
407
408#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
409
410#endif /* CONFIG_PCI */
411
Haiying Wang765547d2009-03-27 17:02:45 -0400412/*
413 * Environment
414 */
Liu Yu674ef7b2010-01-18 19:03:28 +0800415#if defined(CONFIG_SYS_RAMBOOT)
Liu Yu674ef7b2010-01-18 19:03:28 +0800416#else
Haiying Wangfb279492009-06-04 16:12:39 -0400417#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Haiying Wang1b8e4fa2010-09-29 13:44:14 -0400418#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
419#define CONFIG_ENV_SIZE 0x2000
Liu Yu674ef7b2010-01-18 19:03:28 +0800420#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400421
422#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
423#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
424
425/* QE microcode/firmware address */
Timur Tabif2717b42011-11-22 09:21:25 -0600426#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800427#define CONFIG_SYS_QE_FW_ADDR 0xfff00000
Haiying Wang765547d2009-03-27 17:02:45 -0400428
429/*
430 * BOOTP options
431 */
432#define CONFIG_BOOTP_BOOTFILESIZE
Haiying Wang765547d2009-03-27 17:02:45 -0400433
Haiying Wang765547d2009-03-27 17:02:45 -0400434#undef CONFIG_WATCHDOG /* watchdog disabled */
435
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400436#ifdef CONFIG_MMC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800437#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400438#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400439#endif
440
Haiying Wang765547d2009-03-27 17:02:45 -0400441/*
442 * Miscellaneous configurable options
443 */
Haiying Wang765547d2009-03-27 17:02:45 -0400444#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Haiying Wang765547d2009-03-27 17:02:45 -0400445#if defined(CONFIG_CMD_KGDB)
446#define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */
447#else
448#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
449#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400450#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
451#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
452 /* Boot Argument Buffer Size */
Haiying Wang765547d2009-03-27 17:02:45 -0400453
454/*
455 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500456 * have to be in the first 64 MB of memory, since this is
Haiying Wang765547d2009-03-27 17:02:45 -0400457 * the maximum mapped by the Linux kernel during initialization.
458 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500459#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
460#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Haiying Wang765547d2009-03-27 17:02:45 -0400461
Haiying Wang765547d2009-03-27 17:02:45 -0400462#if defined(CONFIG_CMD_KGDB)
463#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Haiying Wang765547d2009-03-27 17:02:45 -0400464#endif
465
466/*
467 * Environment Configuration
468 */
Mario Six5bc05432018-03-28 14:38:20 +0200469#define CONFIG_HOSTNAME "mpc8569mds"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000470#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000471#define CONFIG_BOOTFILE "your.uImage"
Haiying Wang765547d2009-03-27 17:02:45 -0400472
473#define CONFIG_SERVERIP 192.168.1.1
474#define CONFIG_GATEWAYIP 192.168.1.1
475#define CONFIG_NETMASK 255.255.255.0
476
477#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
478
Haiying Wang765547d2009-03-27 17:02:45 -0400479#define CONFIG_EXTRA_ENV_SETTINGS \
480 "netdev=eth0\0" \
481 "consoledev=ttyS0\0" \
482 "ramdiskaddr=600000\0" \
483 "ramdiskfile=your.ramdisk.u-boot\0" \
484 "fdtaddr=400000\0" \
485 "fdtfile=your.fdt.dtb\0" \
486 "nfsargs=setenv bootargs root=/dev/nfs rw " \
487 "nfsroot=$serverip:$rootpath " \
488 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
489 "console=$consoledev,$baudrate $othbootargs\0" \
490 "ramargs=setenv bootargs root=/dev/ram rw " \
491 "console=$consoledev,$baudrate $othbootargs\0" \
492
493#define CONFIG_NFSBOOTCOMMAND \
494 "run nfsargs;" \
495 "tftp $loadaddr $bootfile;" \
496 "tftp $fdtaddr $fdtfile;" \
497 "bootm $loadaddr - $fdtaddr"
498
499#define CONFIG_RAMBOOTCOMMAND \
500 "run ramargs;" \
501 "tftp $ramdiskaddr $ramdiskfile;" \
502 "tftp $loadaddr $bootfile;" \
503 "bootm $loadaddr $ramdiskaddr"
504
505#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
506
507#endif /* __CONFIG_H */