blob: e36aadee8f5a3a561a547f9bffcb7957a9695921 [file] [log] [blame]
Haiying Wang765547d2009-03-27 17:02:45 -04001/*
Kumar Galae5fe96b2011-01-04 18:04:01 -06002 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Haiying Wang765547d2009-03-27 17:02:45 -04003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8569mds board configuration file
25 */
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/* High Level Configuration Options */
30#define CONFIG_BOOKE 1 /* BOOKE */
31#define CONFIG_E500 1 /* BOOKE e500 family */
32#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */
33#define CONFIG_MPC8569 1 /* MPC8569 specific */
34#define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */
35
36#define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */
37
Kumar Galae5fe96b2011-01-04 18:04:01 -060038#define CONFIG_SYS_SRIO
39#define CONFIG_SRIO1 /* SRIO port 1 */
40
Haiying Wang765547d2009-03-27 17:02:45 -040041#define CONFIG_PCI 1 /* Disable PCI/PCIE */
42#define CONFIG_PCIE1 1 /* PCIE controller */
43#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000044#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Haiying Wang765547d2009-03-27 17:02:45 -040045#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
46#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
47#define CONFIG_QE /* Enable QE */
48#define CONFIG_ENV_OVERWRITE
49#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
50
Haiying Wang765547d2009-03-27 17:02:45 -040051#ifndef __ASSEMBLY__
52extern unsigned long get_clock_freq(void);
53#endif
54/* Replace a call to get_clock_freq (after it is implemented)*/
Dave Liu67351042009-05-18 17:49:23 +080055#define CONFIG_SYS_CLK_FREQ 66666666
56#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
Haiying Wang765547d2009-03-27 17:02:45 -040057
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020058#ifdef CONFIG_ATM
Liu Yuc95d5412009-11-27 15:31:52 +080059#define CONFIG_PQ_MDS_PIB
60#define CONFIG_PQ_MDS_PIB_ATM
61#endif
62
Haiying Wang765547d2009-03-27 17:02:45 -040063/*
64 * These can be toggled for performance analysis, otherwise use default.
65 */
66#define CONFIG_L2_CACHE /* toggle L2 cache */
67#define CONFIG_BTB /* toggle branch predition */
68
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020069#ifdef CONFIG_NAND
Liu Yu674ef7b2010-01-18 19:03:28 +080070#define CONFIG_NAND_U_BOOT 1
71#define CONFIG_RAMBOOT_NAND 1
Haiying Wang96196a12010-11-10 15:37:13 -050072#ifdef CONFIG_NAND_SPL
73#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
74#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
75#else
Kumar Gala00203c62011-01-31 15:57:01 -060076#define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds
Wolfgang Denk2ae18242010-10-06 09:05:45 +020077#define CONFIG_SYS_TEXT_BASE 0xf8f82000
78#endif
Haiying Wang96196a12010-11-10 15:37:13 -050079#endif
Wolfgang Denk2ae18242010-10-06 09:05:45 +020080
81#ifndef CONFIG_SYS_TEXT_BASE
82#define CONFIG_SYS_TEXT_BASE 0xfff80000
Liu Yu674ef7b2010-01-18 19:03:28 +080083#endif
84
Haiying Wang96196a12010-11-10 15:37:13 -050085#ifndef CONFIG_SYS_MONITOR_BASE
86#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
87#endif
88
Haiying Wang765547d2009-03-27 17:02:45 -040089/*
90 * Only possible on E500 Version 2 or newer cores.
91 */
92#define CONFIG_ENABLE_36BIT_PHYS 1
93
94#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
Haiying Wang3aed5502010-09-29 13:31:35 -040095#define CONFIG_BOARD_EARLY_INIT_R 1
Anton Vorontsov7f52ed52009-10-15 17:47:06 +040096#define CONFIG_HWCONFIG
Haiying Wang765547d2009-03-27 17:02:45 -040097
98#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
99#define CONFIG_SYS_MEMTEST_END 0x00400000
100
101/*
Liu Yu674ef7b2010-01-18 19:03:28 +0800102 * Config the L2 Cache as L2 SRAM
103 */
104#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
105#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
106#define CONFIG_SYS_L2_SIZE (512 << 10)
107#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
108
Timur Tabie46fedf2011-08-04 18:03:41 -0500109#define CONFIG_SYS_CCSRBAR 0xe0000000
110#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Haiying Wang765547d2009-03-27 17:02:45 -0400111
Kumar Gala8d22ddc2011-11-09 09:10:49 -0600112#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -0500113#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Liu Yu674ef7b2010-01-18 19:03:28 +0800114#endif
115
Haiying Wang765547d2009-03-27 17:02:45 -0400116/* DDR Setup */
117#define CONFIG_FSL_DDR3
118#undef CONFIG_FSL_DDR_INTERACTIVE
119#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
120#define CONFIG_DDR_SPD
Haiying Wang765547d2009-03-27 17:02:45 -0400121#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
122
123#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
124
125#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
126 /* DDR is system memory*/
127#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
128
129#define CONFIG_NUM_DDR_CONTROLLERS 1
130#define CONFIG_DIMM_SLOTS_PER_CTLR 1
131#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
132
133/* I2C addresses of SPD EEPROMs */
Kumar Galac39f44d2011-01-31 22:18:47 -0600134#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Haiying Wang765547d2009-03-27 17:02:45 -0400135
136/* These are used when DDR doesn't use SPD. */
137#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
138#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
139#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
140#define CONFIG_SYS_DDR_TIMING_3 0x00020000
141#define CONFIG_SYS_DDR_TIMING_0 0x00330004
142#define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644
143#define CONFIG_SYS_DDR_TIMING_2 0x002888D0
144#define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000
145#define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040
146#define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521
147#define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000
148#define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000
149#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
150#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000
151#define CONFIG_SYS_DDR_TIMING_4 0x00220001
152#define CONFIG_SYS_DDR_TIMING_5 0x03402400
153#define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
154#define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604
155#define CONFIG_SYS_DDR_CDR_1 0x80040000
156#define CONFIG_SYS_DDR_CDR_2 0x00000000
157#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
158#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
159#define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */
160#define CONFIG_SYS_DDR_CONTROL2 0x24400000
161
162#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
163#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
164#define CONFIG_SYS_DDR_SBE 0x00010000
165
166#undef CONFIG_CLOCKS_IN_MHZ
167
168/*
169 * Local Bus Definitions
170 */
171
172#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
173#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
174
175#define CONFIG_SYS_BCSR_BASE 0xf8000000
176#define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
177
178/*Chip select 0 - Flash*/
Liu Yu674ef7b2010-01-18 19:03:28 +0800179#define CONFIG_FLASH_BR_PRELIM 0xfe000801
180#define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
Haiying Wang765547d2009-03-27 17:02:45 -0400181
Haiying Wang399b53c2009-05-20 12:30:32 -0400182/*Chip select 1 - BCSR*/
Haiying Wang765547d2009-03-27 17:02:45 -0400183#define CONFIG_SYS_BR1_PRELIM 0xf8000801
184#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
185
Haiying Wang399b53c2009-05-20 12:30:32 -0400186/*Chip select 4 - PIB*/
187#define CONFIG_SYS_BR4_PRELIM 0xf8008801
188#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
189
190/*Chip select 5 - PIB*/
191#define CONFIG_SYS_BR5_PRELIM 0xf8010801
192#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7
193
Haiying Wang765547d2009-03-27 17:02:45 -0400194#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
195#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
196#undef CONFIG_SYS_FLASH_CHECKSUM
197#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
198#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
199
Kumar Galaa55bb832010-11-29 14:32:11 -0600200#if defined(CONFIG_RAMBOOT_NAND)
Liu Yu674ef7b2010-01-18 19:03:28 +0800201#define CONFIG_SYS_RAMBOOT
Kumar Galaa55bb832010-11-29 14:32:11 -0600202#define CONFIG_SYS_EXTRA_ENV_RELOC
Liu Yu674ef7b2010-01-18 19:03:28 +0800203#else
204#undef CONFIG_SYS_RAMBOOT
205#endif
206
Haiying Wang765547d2009-03-27 17:02:45 -0400207#define CONFIG_FLASH_CFI_DRIVER
208#define CONFIG_SYS_FLASH_CFI
209#define CONFIG_SYS_FLASH_EMPTY_INFO
210
Anton Vorontsova29155e2009-10-15 17:47:08 +0400211/* Chip select 3 - NAND */
Liu Yu674ef7b2010-01-18 19:03:28 +0800212#ifndef CONFIG_NAND_SPL
Anton Vorontsova29155e2009-10-15 17:47:08 +0400213#define CONFIG_SYS_NAND_BASE 0xFC000000
Liu Yu674ef7b2010-01-18 19:03:28 +0800214#else
215#define CONFIG_SYS_NAND_BASE 0xFFF00000
216#endif
217
218/* NAND boot: 4K NAND loader config */
219#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
220#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
221#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
222#define CONFIG_SYS_NAND_U_BOOT_START \
223 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
224#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
225#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
226#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
227
Anton Vorontsova29155e2009-10-15 17:47:08 +0400228#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
229#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, }
230#define CONFIG_SYS_MAX_NAND_DEVICE 1
231#define CONFIG_MTD_NAND_VERIFY_WRITE 1
232#define CONFIG_CMD_NAND 1
233#define CONFIG_NAND_FSL_ELBC 1
234#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Matthew McClintocka3055c52011-04-05 14:39:33 -0500235#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
Anton Vorontsova29155e2009-10-15 17:47:08 +0400236 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
237 | BR_PS_8 /* Port Size = 8 bit */ \
238 | BR_MS_FCM /* MSEL = FCM */ \
239 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500240#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Anton Vorontsova29155e2009-10-15 17:47:08 +0400241 | OR_FCM_CSCT \
242 | OR_FCM_CST \
243 | OR_FCM_CHT \
244 | OR_FCM_SCY_1 \
245 | OR_FCM_TRLX \
246 | OR_FCM_EHTR)
Liu Yu674ef7b2010-01-18 19:03:28 +0800247
248#ifdef CONFIG_RAMBOOT_NAND
Matthew McClintocka3055c52011-04-05 14:39:33 -0500249#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
250#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM/* NAND Options */
Liu Yu674ef7b2010-01-18 19:03:28 +0800251#define CONFIG_SYS_BR3_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
252#define CONFIG_SYS_OR3_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
253#else
254#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
255#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500256#define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
257#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Liu Yu674ef7b2010-01-18 19:03:28 +0800258#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400259
Haiying Wang765547d2009-03-27 17:02:45 -0400260#define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */
261#define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */
262#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
263#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
264
265#define CONFIG_SYS_INIT_RAM_LOCK 1
266#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200267#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Haiying Wang765547d2009-03-27 17:02:45 -0400268
Haiying Wang765547d2009-03-27 17:02:45 -0400269#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200270 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Haiying Wang765547d2009-03-27 17:02:45 -0400271#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
272
273#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Haiying Wangfb279492009-06-04 16:12:39 -0400274#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Haiying Wang765547d2009-03-27 17:02:45 -0400275
276/* Serial Port */
277#define CONFIG_CONS_INDEX 1
Haiying Wang765547d2009-03-27 17:02:45 -0400278#define CONFIG_SYS_NS16550
279#define CONFIG_SYS_NS16550_SERIAL
280#define CONFIG_SYS_NS16550_REG_SIZE 1
281#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500282#ifdef CONFIG_NAND_SPL
283#define CONFIG_NS16550_MIN_FUNCTIONS
284#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400285
286#define CONFIG_SYS_BAUDRATE_TABLE \
287 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
288
289#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
290#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
291
292/* Use the HUSH parser*/
293#define CONFIG_SYS_HUSH_PARSER
294#ifdef CONFIG_SYS_HUSH_PARSER
Haiying Wang765547d2009-03-27 17:02:45 -0400295#endif
296
297/* pass open firmware flat tree */
298#define CONFIG_OF_LIBFDT 1
299#define CONFIG_OF_BOARD_SETUP 1
300#define CONFIG_OF_STDOUT_VIA_ALIAS 1
301
Haiying Wang765547d2009-03-27 17:02:45 -0400302/*
303 * I2C
304 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200305#define CONFIG_SYS_I2C
306#define CONFIG_SYS_I2C_FSL
307#define CONFIG_SYS_FSL_I2C_SPEED 400000
308#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
309#define CONFIG_SYS_FSL_I2C2_SPEED 400000
310#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
311#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
312#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
313#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Haiying Wang765547d2009-03-27 17:02:45 -0400314
315/*
316 * I2C2 EEPROM
317 */
318#define CONFIG_ID_EEPROM
319#ifdef CONFIG_ID_EEPROM
320#define CONFIG_SYS_I2C_EEPROM_NXID
321#endif
322#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
323#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
324#define CONFIG_SYS_EEPROM_BUS_NUM 1
325
326#define PLPPAR1_I2C_BIT_MASK 0x0000000F
327#define PLPPAR1_I2C2_VAL 0x00000000
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400328#define PLPPAR1_ESDHC_VAL 0x0000000A
Haiying Wang765547d2009-03-27 17:02:45 -0400329#define PLPDIR1_I2C_BIT_MASK 0x0000000F
330#define PLPDIR1_I2C2_VAL 0x0000000F
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400331#define PLPDIR1_ESDHC_VAL 0x00000006
Anton Vorontsovc4ca10f2009-12-16 01:14:31 +0300332#define PLPPAR1_UART0_BIT_MASK 0x00000fc0
333#define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80
334#define PLPDIR1_UART0_BIT_MASK 0x00000fc0
335#define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80
Haiying Wang765547d2009-03-27 17:02:45 -0400336
337/*
338 * General PCI
339 * Memory Addresses are mapped 1-1. I/O is mapped from 0
340 */
Kumar Gala94f2bc42010-12-17 10:18:07 -0600341#define CONFIG_SYS_PCIE1_NAME "Slot"
Haiying Wang765547d2009-03-27 17:02:45 -0400342#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
343#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
344#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
345#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
346#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
347#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
348#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
349#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
350
Kumar Galae5fe96b2011-01-04 18:04:01 -0600351#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
352#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
353#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
354#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Haiying Wang765547d2009-03-27 17:02:45 -0400355
356#ifdef CONFIG_QE
357/*
358 * QE UEC ethernet configuration
359 */
Haiying Wangf82107f2009-05-20 12:30:37 -0400360#define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */
361#undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */
Haiying Wang765547d2009-03-27 17:02:45 -0400362
363#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
364#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500365#define CONFIG_ETHPRIME "UEC0"
Haiying Wang765547d2009-03-27 17:02:45 -0400366#define CONFIG_PHY_MODE_NEED_CHANGE
367
368#define CONFIG_UEC_ETH1 /* GETH1 */
369#define CONFIG_HAS_ETH0
370
371#ifdef CONFIG_UEC_ETH1
372#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
373#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400374#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang765547d2009-03-27 17:02:45 -0400375#define CONFIG_SYS_UEC1_TX_CLK QE_CLK12
376#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
377#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming865ff852011-04-13 00:37:12 -0500378#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100379#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400380#elif defined(CONFIG_SYS_UCC_RMII_MODE)
381#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */
382#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
383#define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500384#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100385#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400386#endif /* CONFIG_SYS_UCC_RGMII_MODE */
387#endif /* CONFIG_UEC_ETH1 */
Haiying Wang765547d2009-03-27 17:02:45 -0400388
389#define CONFIG_UEC_ETH2 /* GETH2 */
390#define CONFIG_HAS_ETH1
391
392#ifdef CONFIG_UEC_ETH2
393#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
394#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400395#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang765547d2009-03-27 17:02:45 -0400396#define CONFIG_SYS_UEC2_TX_CLK QE_CLK17
397#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
398#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500399#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100400#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400401#elif defined(CONFIG_SYS_UCC_RMII_MODE)
402#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */
403#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
404#define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500405#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100406#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400407#endif /* CONFIG_SYS_UCC_RGMII_MODE */
408#endif /* CONFIG_UEC_ETH2 */
Haiying Wang765547d2009-03-27 17:02:45 -0400409
Haiying Wang750098d2009-05-20 12:30:36 -0400410#define CONFIG_UEC_ETH3 /* GETH3 */
411#define CONFIG_HAS_ETH2
412
413#ifdef CONFIG_UEC_ETH3
414#define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */
415#define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400416#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang750098d2009-05-20 12:30:36 -0400417#define CONFIG_SYS_UEC3_TX_CLK QE_CLK12
418#define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH
419#define CONFIG_SYS_UEC3_PHY_ADDR 2
Andy Fleming865ff852011-04-13 00:37:12 -0500420#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100421#define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400422#elif defined(CONFIG_SYS_UCC_RMII_MODE)
423#define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */
424#define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH
425#define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500426#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100427#define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400428#endif /* CONFIG_SYS_UCC_RGMII_MODE */
429#endif /* CONFIG_UEC_ETH3 */
Haiying Wang750098d2009-05-20 12:30:36 -0400430
431#define CONFIG_UEC_ETH4 /* GETH4 */
432#define CONFIG_HAS_ETH3
433
434#ifdef CONFIG_UEC_ETH4
435#define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */
436#define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400437#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang750098d2009-05-20 12:30:36 -0400438#define CONFIG_SYS_UEC4_TX_CLK QE_CLK17
439#define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH
440#define CONFIG_SYS_UEC4_PHY_ADDR 3
Andy Fleming865ff852011-04-13 00:37:12 -0500441#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100442#define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400443#elif defined(CONFIG_SYS_UCC_RMII_MODE)
444#define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */
445#define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH
446#define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500447#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100448#define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400449#endif /* CONFIG_SYS_UCC_RGMII_MODE */
450#endif /* CONFIG_UEC_ETH4 */
Haiying Wang3bd8e532009-05-20 12:30:41 -0400451
452#undef CONFIG_UEC_ETH6 /* GETH6 */
453#define CONFIG_HAS_ETH5
454
455#ifdef CONFIG_UEC_ETH6
456#define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */
457#define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE
458#define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE
459#define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH
460#define CONFIG_SYS_UEC6_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500461#define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100462#define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
Haiying Wang3bd8e532009-05-20 12:30:41 -0400463#endif /* CONFIG_UEC_ETH6 */
464
465#undef CONFIG_UEC_ETH8 /* GETH8 */
466#define CONFIG_HAS_ETH7
467
468#ifdef CONFIG_UEC_ETH8
469#define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */
470#define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE
471#define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE
472#define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH
473#define CONFIG_SYS_UEC8_PHY_ADDR 6
Andy Fleming865ff852011-04-13 00:37:12 -0500474#define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100475#define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
Haiying Wang3bd8e532009-05-20 12:30:41 -0400476#endif /* CONFIG_UEC_ETH8 */
477
Haiying Wang765547d2009-03-27 17:02:45 -0400478#endif /* CONFIG_QE */
479
480#if defined(CONFIG_PCI)
481
Haiying Wang765547d2009-03-27 17:02:45 -0400482#define CONFIG_PCI_PNP /* do pci plug-and-play */
483
484#undef CONFIG_EEPRO100
485#undef CONFIG_TULIP
Kumar Gala16855ec2010-11-09 23:19:50 -0600486#define CONFIG_E1000 /* Define e1000 pci Ethernet card */
Haiying Wang765547d2009-03-27 17:02:45 -0400487
488#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
489
490#endif /* CONFIG_PCI */
491
Haiying Wang765547d2009-03-27 17:02:45 -0400492/*
493 * Environment
494 */
Liu Yu674ef7b2010-01-18 19:03:28 +0800495#if defined(CONFIG_SYS_RAMBOOT)
496#if defined(CONFIG_RAMBOOT_NAND)
497#define CONFIG_ENV_IS_IN_NAND 1
498#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
499#define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
500#endif
501#else
Haiying Wang765547d2009-03-27 17:02:45 -0400502#define CONFIG_ENV_IS_IN_FLASH 1
Haiying Wangfb279492009-06-04 16:12:39 -0400503#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Haiying Wang1b8e4fa2010-09-29 13:44:14 -0400504#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
505#define CONFIG_ENV_SIZE 0x2000
Liu Yu674ef7b2010-01-18 19:03:28 +0800506#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400507
508#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
509#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
510
511/* QE microcode/firmware address */
Timur Tabif2717b42011-11-22 09:21:25 -0600512#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
513#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xfff00000
Haiying Wang765547d2009-03-27 17:02:45 -0400514
515/*
516 * BOOTP options
517 */
518#define CONFIG_BOOTP_BOOTFILESIZE
519#define CONFIG_BOOTP_BOOTPATH
520#define CONFIG_BOOTP_GATEWAY
521#define CONFIG_BOOTP_HOSTNAME
522
523
524/*
525 * Command line configuration.
526 */
527#include <config_cmd_default.h>
528
529#define CONFIG_CMD_PING
530#define CONFIG_CMD_I2C
531#define CONFIG_CMD_MII
532#define CONFIG_CMD_ELF
533#define CONFIG_CMD_IRQ
534#define CONFIG_CMD_SETEXPR
Becky Bruce199e2622010-06-17 11:37:25 -0500535#define CONFIG_CMD_REGINFO
Haiying Wang765547d2009-03-27 17:02:45 -0400536
537#if defined(CONFIG_PCI)
538 #define CONFIG_CMD_PCI
539#endif
540
541
542#undef CONFIG_WATCHDOG /* watchdog disabled */
543
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400544#define CONFIG_MMC 1
545
546#ifdef CONFIG_MMC
547#define CONFIG_FSL_ESDHC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800548#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400549#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
550#define CONFIG_CMD_MMC
551#define CONFIG_GENERIC_MMC
552#define CONFIG_CMD_EXT2
553#define CONFIG_CMD_FAT
554#define CONFIG_DOS_PARTITION
555#endif
556
Haiying Wang765547d2009-03-27 17:02:45 -0400557/*
558 * Miscellaneous configurable options
559 */
Kim Phillips5be58f52010-07-14 19:47:18 -0500560#define CONFIG_SYS_LONGHELP /* undef to save memory */
561#define CONFIG_CMDLINE_EDITING /* Command-line editing */
562#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Haiying Wang765547d2009-03-27 17:02:45 -0400563#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
564#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
565#if defined(CONFIG_CMD_KGDB)
566#define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */
567#else
568#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
569#endif
570#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
571 /* Print Buffer Size */
572#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
573#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
574 /* Boot Argument Buffer Size */
575#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
576
577/*
578 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500579 * have to be in the first 64 MB of memory, since this is
Haiying Wang765547d2009-03-27 17:02:45 -0400580 * the maximum mapped by the Linux kernel during initialization.
581 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500582#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
583#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Haiying Wang765547d2009-03-27 17:02:45 -0400584
Haiying Wang765547d2009-03-27 17:02:45 -0400585#if defined(CONFIG_CMD_KGDB)
586#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
587#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
588#endif
589
590/*
591 * Environment Configuration
592 */
593#define CONFIG_HOSTNAME mpc8569mds
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000594#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000595#define CONFIG_BOOTFILE "your.uImage"
Haiying Wang765547d2009-03-27 17:02:45 -0400596
597#define CONFIG_SERVERIP 192.168.1.1
598#define CONFIG_GATEWAYIP 192.168.1.1
599#define CONFIG_NETMASK 255.255.255.0
600
601#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
602
603#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
604#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
605
606#define CONFIG_BAUDRATE 115200
607
608#define CONFIG_EXTRA_ENV_SETTINGS \
609 "netdev=eth0\0" \
610 "consoledev=ttyS0\0" \
611 "ramdiskaddr=600000\0" \
612 "ramdiskfile=your.ramdisk.u-boot\0" \
613 "fdtaddr=400000\0" \
614 "fdtfile=your.fdt.dtb\0" \
615 "nfsargs=setenv bootargs root=/dev/nfs rw " \
616 "nfsroot=$serverip:$rootpath " \
617 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
618 "console=$consoledev,$baudrate $othbootargs\0" \
619 "ramargs=setenv bootargs root=/dev/ram rw " \
620 "console=$consoledev,$baudrate $othbootargs\0" \
621
622#define CONFIG_NFSBOOTCOMMAND \
623 "run nfsargs;" \
624 "tftp $loadaddr $bootfile;" \
625 "tftp $fdtaddr $fdtfile;" \
626 "bootm $loadaddr - $fdtaddr"
627
628#define CONFIG_RAMBOOTCOMMAND \
629 "run ramargs;" \
630 "tftp $ramdiskaddr $ramdiskfile;" \
631 "tftp $loadaddr $bootfile;" \
632 "bootm $loadaddr $ramdiskaddr"
633
634#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
635
636#endif /* __CONFIG_H */