blob: b20299e36f678ec94a8a69ffb56623d976f0ccd8 [file] [log] [blame]
Kumar Gala129ba612008-08-12 11:13:08 -05001/*
Kumar Gala561e7102011-01-31 15:51:20 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Kumar Gala129ba612008-08-12 11:13:08 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <command.h>
25#include <pci.h>
26#include <asm/processor.h>
27#include <asm/mmu.h>
Kumar Gala7c0d4a72008-09-22 14:11:11 -050028#include <asm/cache.h>
Kumar Gala129ba612008-08-12 11:13:08 -050029#include <asm/immap_85xx.h>
Kumar Galac8514622009-04-02 13:22:48 -050030#include <asm/fsl_pci.h>
Kumar Gala129ba612008-08-12 11:13:08 -050031#include <asm/fsl_ddr_sdram.h>
32#include <asm/io.h>
Kumar Gala5d27e022010-12-15 04:55:20 -060033#include <asm/fsl_serdes.h>
Kumar Gala129ba612008-08-12 11:13:08 -050034#include <miiphy.h>
35#include <libfdt.h>
36#include <fdt_support.h>
Liu Yu7e183ca2008-10-10 11:40:59 +080037#include <tsec.h>
Andy Fleming063c1262011-04-08 02:10:54 -050038#include <fsl_mdio.h>
Kumar Galab560ab82009-08-08 10:42:30 -050039#include <netdev.h>
Kumar Gala129ba612008-08-12 11:13:08 -050040
Liu Yu7e183ca2008-10-10 11:40:59 +080041#include "../common/sgmii_riser.h"
Kumar Gala129ba612008-08-12 11:13:08 -050042
Kumar Gala129ba612008-08-12 11:13:08 -050043int checkboard (void)
44{
Kumar Gala6bb5b412009-07-14 22:42:01 -050045 u8 vboot;
46 u8 *pixis_base = (u8 *)PIXIS_BASE;
47
Kumar Galacb69e4d2009-02-10 17:36:15 -060048 puts ("Board: MPC8572DS ");
49#ifdef CONFIG_PHYS_64BIT
50 puts ("(36-bit addrmap) ");
51#endif
52 printf ("Sys ID: 0x%02x, "
Kumar Gala6bb5b412009-07-14 22:42:01 -050053 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
54 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
55 in_8(pixis_base + PIXIS_PVER));
56
57 vboot = in_8(pixis_base + PIXIS_VBOOT);
58 switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
59 case PIXIS_VBOOT_LBMAP_NOR0:
60 puts ("vBank: 0\n");
61 break;
62 case PIXIS_VBOOT_LBMAP_PJET:
63 puts ("Promjet\n");
64 break;
65 case PIXIS_VBOOT_LBMAP_NAND:
66 puts ("NAND\n");
67 break;
68 case PIXIS_VBOOT_LBMAP_NOR1:
69 puts ("vBank: 1\n");
70 break;
71 }
72
Kumar Gala129ba612008-08-12 11:13:08 -050073 return 0;
74}
75
Kumar Gala129ba612008-08-12 11:13:08 -050076
77#if !defined(CONFIG_SPD_EEPROM)
78/*
79 * Fixed sdram init -- doesn't use serial presence detect.
80 */
81
82phys_size_t fixed_sdram (void)
83{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Kumar Gala129ba612008-08-12 11:13:08 -050085 volatile ccsr_ddr_t *ddr= &immap->im_ddr;
86 uint d_init;
87
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
89 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
Kumar Gala129ba612008-08-12 11:13:08 -050090
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
92 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
93 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
94 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
95 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
96 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
97 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
98 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
99 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
100 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
Kumar Gala129ba612008-08-12 11:13:08 -0500101
102#if defined (CONFIG_DDR_ECC)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103 ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
104 ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
105 ddr->err_sbe = CONFIG_SYS_DDR_SBE;
Kumar Gala129ba612008-08-12 11:13:08 -0500106#endif
107 asm("sync;isync");
108
109 udelay(500);
110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Kumar Gala129ba612008-08-12 11:13:08 -0500112
113#if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
114 d_init = 1;
115 debug("DDR - 1st controller: memory initializing\n");
116 /*
117 * Poll until memory is initialized.
118 * 512 Meg at 400 might hit this 200 times or so.
119 */
120 while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
121 udelay(1000);
122 }
123 debug("DDR: memory initialized\n\n");
124 asm("sync; isync");
125 udelay(500);
126#endif
127
128 return 512 * 1024 * 1024;
129}
130
131#endif
132
Kumar Gala129ba612008-08-12 11:13:08 -0500133#ifdef CONFIG_PCI
134void pci_init_board(void)
135{
Kumar Gala18ea5552010-12-17 06:53:52 -0600136 struct pci_controller *hose;
Kumar Galaf61dae72009-09-03 10:20:09 -0500137
Kumar Gala18ea5552010-12-17 06:53:52 -0600138 fsl_pcie_init_board(0);
Kumar Galaf61dae72009-09-03 10:20:09 -0500139
Kumar Gala18ea5552010-12-17 06:53:52 -0600140 hose = find_hose_by_cfg_addr((void *)(CONFIG_SYS_PCIE3_ADDR));
Kumar Gala129ba612008-08-12 11:13:08 -0500141
Kumar Gala18ea5552010-12-17 06:53:52 -0600142 if (hose) {
143 u32 temp32;
144 u8 uli_busno = hose->first_busno + 2;
Kumar Gala129ba612008-08-12 11:13:08 -0500145
Kumar Galaf61dae72009-09-03 10:20:09 -0500146 /*
147 * Activate ULI1575 legacy chip by performing a fake
148 * memory access. Needed to make ULI RTC work.
149 * Device 1d has the first on-board memory BAR.
150 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600151 pci_hose_read_config_dword(hose, PCI_BDF(uli_busno, 0x1d, 0),
Kumar Galaf61dae72009-09-03 10:20:09 -0500152 PCI_BASE_ADDRESS_1, &temp32);
Kumar Gala18ea5552010-12-17 06:53:52 -0600153
Kumar Galaf61dae72009-09-03 10:20:09 -0500154 if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
Kumar Gala18ea5552010-12-17 06:53:52 -0600155 void *p = pci_mem_to_virt(PCI_BDF(uli_busno, 0x1d, 0),
Kumar Galaf61dae72009-09-03 10:20:09 -0500156 temp32, 4, 0);
157 debug(" uli1572 read to %p\n", p);
158 in_be32(p);
Kumar Gala129ba612008-08-12 11:13:08 -0500159 }
Kumar Gala129ba612008-08-12 11:13:08 -0500160 }
Kumar Gala129ba612008-08-12 11:13:08 -0500161}
162#endif
163
164int board_early_init_r(void)
165{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
Kumar Gala5fb6ea32009-11-13 09:25:07 -0600167 const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
Kumar Gala129ba612008-08-12 11:13:08 -0500168
169 /*
170 * Remap Boot flash + PROMJET region to caching-inhibited
171 * so that flash can be erased properly.
172 */
173
Kumar Gala7c0d4a72008-09-22 14:11:11 -0500174 /* Flush d-cache and invalidate i-cache of any FLASH data */
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100175 flush_dcache();
176 invalidate_icache();
Kumar Gala129ba612008-08-12 11:13:08 -0500177
178 /* invalidate existing TLB entry for flash + promjet */
179 disable_tlb(flash_esel);
180
Kumar Galac953ddf2008-12-02 14:19:34 -0600181 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
Kumar Gala129ba612008-08-12 11:13:08 -0500182 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
183 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
184
185 return 0;
186}
187
Liu Yu7e183ca2008-10-10 11:40:59 +0800188#ifdef CONFIG_TSEC_ENET
189int board_eth_init(bd_t *bis)
190{
Andy Fleming063c1262011-04-08 02:10:54 -0500191 struct fsl_pq_mdio_info mdio_info;
Liu Yu7e183ca2008-10-10 11:40:59 +0800192 struct tsec_info_struct tsec_info[4];
Liu Yu7e183ca2008-10-10 11:40:59 +0800193 int num = 0;
194
195#ifdef CONFIG_TSEC1
196 SET_STD_TSEC_INFO(tsec_info[num], 1);
Kumar Gala058d7dc2010-12-16 14:28:06 -0600197 if (is_serdes_configured(SGMII_TSEC1)) {
198 puts("eTSEC1 is in sgmii mode.\n");
Liu Yu7e183ca2008-10-10 11:40:59 +0800199 tsec_info[num].flags |= TSEC_SGMII;
Kumar Gala058d7dc2010-12-16 14:28:06 -0600200 }
Liu Yu7e183ca2008-10-10 11:40:59 +0800201 num++;
202#endif
203#ifdef CONFIG_TSEC2
204 SET_STD_TSEC_INFO(tsec_info[num], 2);
Kumar Gala058d7dc2010-12-16 14:28:06 -0600205 if (is_serdes_configured(SGMII_TSEC2)) {
206 puts("eTSEC2 is in sgmii mode.\n");
Liu Yu7e183ca2008-10-10 11:40:59 +0800207 tsec_info[num].flags |= TSEC_SGMII;
Kumar Gala058d7dc2010-12-16 14:28:06 -0600208 }
Liu Yu7e183ca2008-10-10 11:40:59 +0800209 num++;
210#endif
211#ifdef CONFIG_TSEC3
212 SET_STD_TSEC_INFO(tsec_info[num], 3);
Kumar Gala058d7dc2010-12-16 14:28:06 -0600213 if (is_serdes_configured(SGMII_TSEC3)) {
214 puts("eTSEC3 is in sgmii mode.\n");
Liu Yu7e183ca2008-10-10 11:40:59 +0800215 tsec_info[num].flags |= TSEC_SGMII;
Kumar Gala058d7dc2010-12-16 14:28:06 -0600216 }
Liu Yu7e183ca2008-10-10 11:40:59 +0800217 num++;
218#endif
219#ifdef CONFIG_TSEC4
220 SET_STD_TSEC_INFO(tsec_info[num], 4);
Kumar Gala058d7dc2010-12-16 14:28:06 -0600221 if (is_serdes_configured(SGMII_TSEC4)) {
222 puts("eTSEC4 is in sgmii mode.\n");
Liu Yu7e183ca2008-10-10 11:40:59 +0800223 tsec_info[num].flags |= TSEC_SGMII;
Kumar Gala058d7dc2010-12-16 14:28:06 -0600224 }
Liu Yu7e183ca2008-10-10 11:40:59 +0800225 num++;
226#endif
227
228 if (!num) {
229 printf("No TSECs initialized\n");
230
231 return 0;
232 }
233
Andy Flemingfeede8b2008-12-05 20:10:22 -0600234#ifdef CONFIG_FSL_SGMII_RISER
Liu Yu7e183ca2008-10-10 11:40:59 +0800235 fsl_sgmii_riser_init(tsec_info, num);
Andy Flemingfeede8b2008-12-05 20:10:22 -0600236#endif
Liu Yu7e183ca2008-10-10 11:40:59 +0800237
Andy Fleming063c1262011-04-08 02:10:54 -0500238 mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
239 mdio_info.name = DEFAULT_MII_NAME;
240 fsl_pq_mdio_init(bis, &mdio_info);
241
Liu Yu7e183ca2008-10-10 11:40:59 +0800242 tsec_eth_init(bis, tsec_info, num);
243
Kumar Galab560ab82009-08-08 10:42:30 -0500244 return pci_eth_init(bis);
Liu Yu7e183ca2008-10-10 11:40:59 +0800245}
246#endif
247
Kumar Gala129ba612008-08-12 11:13:08 -0500248#if defined(CONFIG_OF_BOARD_SETUP)
249void ft_board_setup(void *blob, bd_t *bd)
250{
Kumar Galab6730512009-02-09 22:03:04 -0600251 phys_addr_t base;
252 phys_size_t size;
Kumar Gala129ba612008-08-12 11:13:08 -0500253
254 ft_cpu_setup(blob, bd);
255
256 base = getenv_bootm_low();
257 size = getenv_bootm_size();
258
259 fdt_fixup_memory(blob, (u64)base, (u64)size);
260
Kumar Gala6525d512010-07-08 22:37:44 -0500261 FT_FSL_PCI_SETUP;
262
Andy Flemingfeede8b2008-12-05 20:10:22 -0600263#ifdef CONFIG_FSL_SGMII_RISER
264 fsl_sgmii_riser_fdt_fixup(blob);
265#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500266}
267#endif