blob: 74a0017842687c966c5fc918551b12f2658550d0 [file] [log] [blame]
Andy Fleming50586ef2008-10-30 16:47:16 -05001/*
Jerry Huangd621da02011-01-06 23:42:19 -06002 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Andy Fleming50586ef2008-10-30 16:47:16 -05003 * Andy Fleming
4 *
5 * Based vaguely on the pxa mmc code:
6 * (C) Copyright 2003
7 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Andy Fleming50586ef2008-10-30 16:47:16 -050010 */
11
12#include <config.h>
13#include <common.h>
14#include <command.h>
Jaehoon Chung915ffa52016-07-19 16:33:36 +090015#include <errno.h>
Anton Vorontsovb33433a2009-06-10 00:25:29 +040016#include <hwconfig.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050017#include <mmc.h>
18#include <part.h>
19#include <malloc.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050020#include <fsl_esdhc.h>
Anton Vorontsovb33433a2009-06-10 00:25:29 +040021#include <fdt_support.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050022#include <asm/io.h>
Peng Fan96f04072016-03-25 14:16:56 +080023#include <dm.h>
24#include <asm-generic/gpio.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050025
Andy Fleming50586ef2008-10-30 16:47:16 -050026DECLARE_GLOBAL_DATA_PTR;
27
Ye.Lia3d6e382014-11-04 15:35:49 +080028#define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
29 IRQSTATEN_CINT | \
30 IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
31 IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
32 IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
33 IRQSTATEN_DINT)
34
Andy Fleming50586ef2008-10-30 16:47:16 -050035struct fsl_esdhc {
Haijun.Zhang511948b2013-10-30 11:37:55 +080036 uint dsaddr; /* SDMA system address register */
37 uint blkattr; /* Block attributes register */
38 uint cmdarg; /* Command argument register */
39 uint xfertyp; /* Transfer type register */
40 uint cmdrsp0; /* Command response 0 register */
41 uint cmdrsp1; /* Command response 1 register */
42 uint cmdrsp2; /* Command response 2 register */
43 uint cmdrsp3; /* Command response 3 register */
44 uint datport; /* Buffer data port register */
45 uint prsstat; /* Present state register */
46 uint proctl; /* Protocol control register */
47 uint sysctl; /* System Control Register */
48 uint irqstat; /* Interrupt status register */
49 uint irqstaten; /* Interrupt status enable register */
50 uint irqsigen; /* Interrupt signal enable register */
51 uint autoc12err; /* Auto CMD error status register */
52 uint hostcapblt; /* Host controller capabilities register */
53 uint wml; /* Watermark level register */
54 uint mixctrl; /* For USDHC */
55 char reserved1[4]; /* reserved */
56 uint fevt; /* Force event register */
57 uint admaes; /* ADMA error status register */
58 uint adsaddr; /* ADMA system address register */
Peng Fanf53225c2016-06-15 10:53:00 +080059 char reserved2[4];
60 uint dllctrl;
61 uint dllstat;
62 uint clktunectrlstatus;
63 char reserved3[84];
64 uint vendorspec;
65 uint mmcboot;
66 uint vendorspec2;
67 char reserved4[48];
Haijun.Zhang511948b2013-10-30 11:37:55 +080068 uint hostver; /* Host controller version register */
Haijun.Zhang511948b2013-10-30 11:37:55 +080069 char reserved5[4]; /* reserved */
Peng Fanf53225c2016-06-15 10:53:00 +080070 uint dmaerraddr; /* DMA error address register */
Otavio Salvadorf022d362015-02-17 10:42:43 -020071 char reserved6[4]; /* reserved */
Peng Fanf53225c2016-06-15 10:53:00 +080072 uint dmaerrattr; /* DMA error attribute register */
73 char reserved7[4]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080074 uint hostcapblt2; /* Host controller capabilities register 2 */
Peng Fanf53225c2016-06-15 10:53:00 +080075 char reserved8[8]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080076 uint tcr; /* Tuning control register */
Peng Fanf53225c2016-06-15 10:53:00 +080077 char reserved9[28]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080078 uint sddirctl; /* SD direction control register */
Peng Fanf53225c2016-06-15 10:53:00 +080079 char reserved10[712];/* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080080 uint scr; /* eSDHC control register */
Andy Fleming50586ef2008-10-30 16:47:16 -050081};
82
Peng Fan96f04072016-03-25 14:16:56 +080083/**
84 * struct fsl_esdhc_priv
85 *
86 * @esdhc_regs: registers of the sdhc controller
87 * @sdhc_clk: Current clk of the sdhc controller
88 * @bus_width: bus width, 1bit, 4bit or 8bit
89 * @cfg: mmc config
90 * @mmc: mmc
91 * Following is used when Driver Model is enabled for MMC
92 * @dev: pointer for the device
93 * @non_removable: 0: removable; 1: non-removable
Peng Fan14831512016-06-15 10:53:02 +080094 * @wp_enable: 1: enable checking wp; 0: no check
Peng Fan32a91792017-06-12 17:50:53 +080095 * @vs18_enable: 1: use 1.8V voltage; 0: use 3.3V
Peng Fan96f04072016-03-25 14:16:56 +080096 * @cd_gpio: gpio for card detection
Peng Fan14831512016-06-15 10:53:02 +080097 * @wp_gpio: gpio for write protection
Peng Fan96f04072016-03-25 14:16:56 +080098 */
99struct fsl_esdhc_priv {
100 struct fsl_esdhc *esdhc_regs;
101 unsigned int sdhc_clk;
102 unsigned int bus_width;
103 struct mmc_config cfg;
104 struct mmc *mmc;
105 struct udevice *dev;
106 int non_removable;
Peng Fan14831512016-06-15 10:53:02 +0800107 int wp_enable;
Peng Fan32a91792017-06-12 17:50:53 +0800108 int vs18_enable;
Yangbo Lufc8048a2016-12-07 11:54:30 +0800109#ifdef CONFIG_DM_GPIO
Peng Fan96f04072016-03-25 14:16:56 +0800110 struct gpio_desc cd_gpio;
Peng Fan14831512016-06-15 10:53:02 +0800111 struct gpio_desc wp_gpio;
Yangbo Lufc8048a2016-12-07 11:54:30 +0800112#endif
Peng Fan96f04072016-03-25 14:16:56 +0800113};
114
Andy Fleming50586ef2008-10-30 16:47:16 -0500115/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipseafa90a2012-10-29 13:34:44 +0000116static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleming50586ef2008-10-30 16:47:16 -0500117{
118 uint xfertyp = 0;
119
120 if (data) {
Dipen Dudhat77c14582009-10-05 15:41:58 +0530121 xfertyp |= XFERTYP_DPSEL;
122#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
123 xfertyp |= XFERTYP_DMAEN;
124#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500125 if (data->blocks > 1) {
126 xfertyp |= XFERTYP_MSBSEL;
127 xfertyp |= XFERTYP_BCEN;
Jerry Huangd621da02011-01-06 23:42:19 -0600128#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
129 xfertyp |= XFERTYP_AC12EN;
130#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500131 }
132
133 if (data->flags & MMC_DATA_READ)
134 xfertyp |= XFERTYP_DTDSEL;
135 }
136
137 if (cmd->resp_type & MMC_RSP_CRC)
138 xfertyp |= XFERTYP_CCCEN;
139 if (cmd->resp_type & MMC_RSP_OPCODE)
140 xfertyp |= XFERTYP_CICEN;
141 if (cmd->resp_type & MMC_RSP_136)
142 xfertyp |= XFERTYP_RSPTYP_136;
143 else if (cmd->resp_type & MMC_RSP_BUSY)
144 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
145 else if (cmd->resp_type & MMC_RSP_PRESENT)
146 xfertyp |= XFERTYP_RSPTYP_48;
147
Jason Liu4571de32011-03-22 01:32:31 +0000148 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
149 xfertyp |= XFERTYP_CMDTYP_ABORT;
Yangbo Lu25503442016-01-21 17:33:19 +0800150
Andy Fleming50586ef2008-10-30 16:47:16 -0500151 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
152}
153
Dipen Dudhat77c14582009-10-05 15:41:58 +0530154#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
155/*
156 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
157 */
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200158static void
Dipen Dudhat77c14582009-10-05 15:41:58 +0530159esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
160{
Peng Fan96f04072016-03-25 14:16:56 +0800161 struct fsl_esdhc_priv *priv = mmc->priv;
162 struct fsl_esdhc *regs = priv->esdhc_regs;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530163 uint blocks;
164 char *buffer;
165 uint databuf;
166 uint size;
167 uint irqstat;
168 uint timeout;
169
170 if (data->flags & MMC_DATA_READ) {
171 blocks = data->blocks;
172 buffer = data->dest;
173 while (blocks) {
174 timeout = PIO_TIMEOUT;
175 size = data->blocksize;
176 irqstat = esdhc_read32(&regs->irqstat);
177 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
178 && --timeout);
179 if (timeout <= 0) {
180 printf("\nData Read Failed in PIO Mode.");
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200181 return;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530182 }
183 while (size && (!(irqstat & IRQSTAT_TC))) {
184 udelay(100); /* Wait before last byte transfer complete */
185 irqstat = esdhc_read32(&regs->irqstat);
186 databuf = in_le32(&regs->datport);
187 *((uint *)buffer) = databuf;
188 buffer += 4;
189 size -= 4;
190 }
191 blocks--;
192 }
193 } else {
194 blocks = data->blocks;
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200195 buffer = (char *)data->src;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530196 while (blocks) {
197 timeout = PIO_TIMEOUT;
198 size = data->blocksize;
199 irqstat = esdhc_read32(&regs->irqstat);
200 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
201 && --timeout);
202 if (timeout <= 0) {
203 printf("\nData Write Failed in PIO Mode.");
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200204 return;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530205 }
206 while (size && (!(irqstat & IRQSTAT_TC))) {
207 udelay(100); /* Wait before last byte transfer complete */
208 databuf = *((uint *)buffer);
209 buffer += 4;
210 size -= 4;
211 irqstat = esdhc_read32(&regs->irqstat);
212 out_le32(&regs->datport, databuf);
213 }
214 blocks--;
215 }
216 }
217}
218#endif
219
Andy Fleming50586ef2008-10-30 16:47:16 -0500220static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
221{
Andy Fleming50586ef2008-10-30 16:47:16 -0500222 int timeout;
Peng Fan96f04072016-03-25 14:16:56 +0800223 struct fsl_esdhc_priv *priv = mmc->priv;
224 struct fsl_esdhc *regs = priv->esdhc_regs;
Eddy Petrișor9702ec02016-06-05 03:43:00 +0300225#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
Yangbo Lu8b064602015-03-20 19:28:31 -0700226 dma_addr_t addr;
227#endif
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200228 uint wml_value;
Andy Fleming50586ef2008-10-30 16:47:16 -0500229
230 wml_value = data->blocksize/4;
231
232 if (data->flags & MMC_DATA_READ) {
Priyanka Jain32c8cfb2011-02-09 09:24:10 +0530233 if (wml_value > WML_RD_WML_MAX)
234 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleming50586ef2008-10-30 16:47:16 -0500235
Roy Zangab467c52010-02-09 18:23:33 +0800236 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Ye.Li71689772014-02-20 18:00:57 +0800237#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Eddy Petrișor9702ec02016-06-05 03:43:00 +0300238#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
Yangbo Lu8b064602015-03-20 19:28:31 -0700239 addr = virt_to_phys((void *)(data->dest));
240 if (upper_32_bits(addr))
241 printf("Error found for upper 32 bits\n");
242 else
243 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
244#else
Stefano Babicc67bee12010-02-05 15:11:27 +0100245 esdhc_write32(&regs->dsaddr, (u32)data->dest);
Ye.Li71689772014-02-20 18:00:57 +0800246#endif
Yangbo Lu8b064602015-03-20 19:28:31 -0700247#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500248 } else {
Ye.Li71689772014-02-20 18:00:57 +0800249#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Eric Nelsone576bd92012-04-25 14:28:48 +0000250 flush_dcache_range((ulong)data->src,
251 (ulong)data->src+data->blocks
252 *data->blocksize);
Ye.Li71689772014-02-20 18:00:57 +0800253#endif
Priyanka Jain32c8cfb2011-02-09 09:24:10 +0530254 if (wml_value > WML_WR_WML_MAX)
255 wml_value = WML_WR_WML_MAX_VAL;
Peng Fan14831512016-06-15 10:53:02 +0800256 if (priv->wp_enable) {
257 if ((esdhc_read32(&regs->prsstat) &
258 PRSSTAT_WPSPL) == 0) {
259 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900260 return -ETIMEDOUT;
Peng Fan14831512016-06-15 10:53:02 +0800261 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500262 }
Roy Zangab467c52010-02-09 18:23:33 +0800263
264 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
265 wml_value << 16);
Ye.Li71689772014-02-20 18:00:57 +0800266#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Eddy Petrișor9702ec02016-06-05 03:43:00 +0300267#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
Yangbo Lu8b064602015-03-20 19:28:31 -0700268 addr = virt_to_phys((void *)(data->src));
269 if (upper_32_bits(addr))
270 printf("Error found for upper 32 bits\n");
271 else
272 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
273#else
Stefano Babicc67bee12010-02-05 15:11:27 +0100274 esdhc_write32(&regs->dsaddr, (u32)data->src);
Ye.Li71689772014-02-20 18:00:57 +0800275#endif
Yangbo Lu8b064602015-03-20 19:28:31 -0700276#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500277 }
278
Stefano Babicc67bee12010-02-05 15:11:27 +0100279 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Andy Fleming50586ef2008-10-30 16:47:16 -0500280
281 /* Calculate the timeout period for data transactions */
Priyanka Jainb71ea332011-03-03 09:18:56 +0530282 /*
283 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
284 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
285 * So, Number of SD Clock cycles for 0.25sec should be minimum
286 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500287 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainb71ea332011-03-03 09:18:56 +0530288 * As 1) >= 2)
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500289 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainb71ea332011-03-03 09:18:56 +0530290 * Taking log2 both the sides
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500291 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainb71ea332011-03-03 09:18:56 +0530292 * Rounding up to next power of 2
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500293 * => timeout + 13 = log2(mmc->clock/4) + 1
294 * => timeout + 13 = fls(mmc->clock/4)
Yangbo Lue978a312015-12-30 14:19:30 +0800295 *
296 * However, the MMC spec "It is strongly recommended for hosts to
297 * implement more than 500ms timeout value even if the card
298 * indicates the 250ms maximum busy length." Even the previous
299 * value of 300ms is known to be insufficient for some cards.
300 * So, we use
301 * => timeout + 13 = fls(mmc->clock/2)
Priyanka Jainb71ea332011-03-03 09:18:56 +0530302 */
Yangbo Lue978a312015-12-30 14:19:30 +0800303 timeout = fls(mmc->clock/2);
Andy Fleming50586ef2008-10-30 16:47:16 -0500304 timeout -= 13;
305
306 if (timeout > 14)
307 timeout = 14;
308
309 if (timeout < 0)
310 timeout = 0;
311
Kumar Gala5103a032011-01-29 15:36:10 -0600312#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
313 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
314 timeout++;
315#endif
316
Haijun.Zhang1336e2d2014-03-18 17:04:23 +0800317#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
318 timeout = 0xE;
319#endif
Stefano Babicc67bee12010-02-05 15:11:27 +0100320 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleming50586ef2008-10-30 16:47:16 -0500321
322 return 0;
323}
324
Eric Nelsone576bd92012-04-25 14:28:48 +0000325static void check_and_invalidate_dcache_range
326 (struct mmc_cmd *cmd,
327 struct mmc_data *data) {
Yangbo Lu8b064602015-03-20 19:28:31 -0700328 unsigned start = 0;
Yangbo Lucc634e22016-05-12 19:12:58 +0800329 unsigned end = 0;
Eric Nelsone576bd92012-04-25 14:28:48 +0000330 unsigned size = roundup(ARCH_DMA_MINALIGN,
331 data->blocks*data->blocksize);
Eddy Petrișor9702ec02016-06-05 03:43:00 +0300332#if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
Yangbo Lu8b064602015-03-20 19:28:31 -0700333 dma_addr_t addr;
334
335 addr = virt_to_phys((void *)(data->dest));
336 if (upper_32_bits(addr))
337 printf("Error found for upper 32 bits\n");
338 else
339 start = lower_32_bits(addr);
Yangbo Lucc634e22016-05-12 19:12:58 +0800340#else
341 start = (unsigned)data->dest;
Yangbo Lu8b064602015-03-20 19:28:31 -0700342#endif
Yangbo Lucc634e22016-05-12 19:12:58 +0800343 end = start + size;
Eric Nelsone576bd92012-04-25 14:28:48 +0000344 invalidate_dcache_range(start, end);
345}
Tom Rini10dc7772014-05-23 09:19:05 -0400346
Andy Fleming50586ef2008-10-30 16:47:16 -0500347/*
348 * Sends a command out on the bus. Takes the mmc pointer,
349 * a command pointer, and an optional data pointer.
350 */
351static int
352esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
353{
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500354 int err = 0;
Andy Fleming50586ef2008-10-30 16:47:16 -0500355 uint xfertyp;
356 uint irqstat;
Peng Fan96f04072016-03-25 14:16:56 +0800357 struct fsl_esdhc_priv *priv = mmc->priv;
358 struct fsl_esdhc *regs = priv->esdhc_regs;
Andy Fleming50586ef2008-10-30 16:47:16 -0500359
Jerry Huangd621da02011-01-06 23:42:19 -0600360#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
361 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
362 return 0;
363#endif
364
Stefano Babicc67bee12010-02-05 15:11:27 +0100365 esdhc_write32(&regs->irqstat, -1);
Andy Fleming50586ef2008-10-30 16:47:16 -0500366
367 sync();
368
369 /* Wait for the bus to be idle */
Stefano Babicc67bee12010-02-05 15:11:27 +0100370 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
371 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
372 ;
Andy Fleming50586ef2008-10-30 16:47:16 -0500373
Stefano Babicc67bee12010-02-05 15:11:27 +0100374 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
375 ;
Andy Fleming50586ef2008-10-30 16:47:16 -0500376
377 /* Wait at least 8 SD clock cycles before the next command */
378 /*
379 * Note: This is way more than 8 cycles, but 1ms seems to
380 * resolve timing issues with some cards
381 */
382 udelay(1000);
383
384 /* Set up for a data transfer if we have one */
385 if (data) {
Andy Fleming50586ef2008-10-30 16:47:16 -0500386 err = esdhc_setup_data(mmc, data);
387 if(err)
388 return err;
Peng Fan4683b222015-06-25 10:32:26 +0800389
390 if (data->flags & MMC_DATA_READ)
391 check_and_invalidate_dcache_range(cmd, data);
Andy Fleming50586ef2008-10-30 16:47:16 -0500392 }
393
394 /* Figure out the transfer arguments */
395 xfertyp = esdhc_xfertyp(cmd, data);
396
Andrew Gabbasov01b77352013-06-11 10:34:22 -0500397 /* Mask all irqs */
398 esdhc_write32(&regs->irqsigen, 0);
399
Andy Fleming50586ef2008-10-30 16:47:16 -0500400 /* Send the command */
Stefano Babicc67bee12010-02-05 15:11:27 +0100401 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
Jason Liu46927082011-11-25 00:18:04 +0000402#if defined(CONFIG_FSL_USDHC)
403 esdhc_write32(&regs->mixctrl,
Volodymyr Riazantsev0e1bf612015-01-20 10:16:44 -0500404 (esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
405 | (mmc->ddr_mode ? XFERTYP_DDREN : 0));
Jason Liu46927082011-11-25 00:18:04 +0000406 esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
407#else
Stefano Babicc67bee12010-02-05 15:11:27 +0100408 esdhc_write32(&regs->xfertyp, xfertyp);
Jason Liu46927082011-11-25 00:18:04 +0000409#endif
Dirk Behme7a5b8022012-03-26 03:13:05 +0000410
Andy Fleming50586ef2008-10-30 16:47:16 -0500411 /* Wait for the command to complete */
Dirk Behme7a5b8022012-03-26 03:13:05 +0000412 while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
Stefano Babicc67bee12010-02-05 15:11:27 +0100413 ;
Andy Fleming50586ef2008-10-30 16:47:16 -0500414
Stefano Babicc67bee12010-02-05 15:11:27 +0100415 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleming50586ef2008-10-30 16:47:16 -0500416
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500417 if (irqstat & CMD_ERR) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900418 err = -ECOMM;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500419 goto out;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000420 }
421
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500422 if (irqstat & IRQSTAT_CTOE) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900423 err = -ETIMEDOUT;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500424 goto out;
425 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500426
Otavio Salvadorf022d362015-02-17 10:42:43 -0200427 /* Switch voltage to 1.8V if CMD11 succeeded */
428 if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
429 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
430
431 printf("Run CMD11 1.8V switch\n");
432 /* Sleep for 5 ms - max time for card to switch to 1.8V */
433 udelay(5000);
434 }
435
Dirk Behme7a5b8022012-03-26 03:13:05 +0000436 /* Workaround for ESDHC errata ENGcm03648 */
437 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
Yangbo Lu253d5bd2015-04-15 10:13:12 +0800438 int timeout = 6000;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000439
Yangbo Lu253d5bd2015-04-15 10:13:12 +0800440 /* Poll on DATA0 line for cmd with busy signal for 600 ms */
Dirk Behme7a5b8022012-03-26 03:13:05 +0000441 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
442 PRSSTAT_DAT0)) {
443 udelay(100);
444 timeout--;
445 }
446
447 if (timeout <= 0) {
448 printf("Timeout waiting for DAT0 to go high!\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900449 err = -ETIMEDOUT;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500450 goto out;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000451 }
452 }
453
Andy Fleming50586ef2008-10-30 16:47:16 -0500454 /* Copy the response to the response buffer */
455 if (cmd->resp_type & MMC_RSP_136) {
456 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
457
Stefano Babicc67bee12010-02-05 15:11:27 +0100458 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
459 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
460 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
461 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincent998be3d2009-04-05 13:30:56 +0530462 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
463 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
464 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
465 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleming50586ef2008-10-30 16:47:16 -0500466 } else
Stefano Babicc67bee12010-02-05 15:11:27 +0100467 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleming50586ef2008-10-30 16:47:16 -0500468
469 /* Wait until all of the blocks are transferred */
470 if (data) {
Dipen Dudhat77c14582009-10-05 15:41:58 +0530471#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
472 esdhc_pio_read_write(mmc, data);
473#else
Andy Fleming50586ef2008-10-30 16:47:16 -0500474 do {
Stefano Babicc67bee12010-02-05 15:11:27 +0100475 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleming50586ef2008-10-30 16:47:16 -0500476
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500477 if (irqstat & IRQSTAT_DTOE) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900478 err = -ETIMEDOUT;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500479 goto out;
480 }
Frans Meulenbroeks63fb5a72010-07-31 04:45:18 +0000481
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500482 if (irqstat & DATA_ERR) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900483 err = -ECOMM;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500484 goto out;
485 }
Andrew Gabbasov9b74dc52013-04-07 23:06:08 +0000486 } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
Ye.Li71689772014-02-20 18:00:57 +0800487
Peng Fan4683b222015-06-25 10:32:26 +0800488 /*
489 * Need invalidate the dcache here again to avoid any
490 * cache-fill during the DMA operations such as the
491 * speculative pre-fetching etc.
492 */
Eric Nelson54899fc2013-04-03 12:31:56 +0000493 if (data->flags & MMC_DATA_READ)
494 check_and_invalidate_dcache_range(cmd, data);
Ye.Li71689772014-02-20 18:00:57 +0800495#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500496 }
497
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500498out:
499 /* Reset CMD and DATA portions on error */
500 if (err) {
501 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
502 SYSCTL_RSTC);
503 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
504 ;
505
506 if (data) {
507 esdhc_write32(&regs->sysctl,
508 esdhc_read32(&regs->sysctl) |
509 SYSCTL_RSTD);
510 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
511 ;
512 }
Otavio Salvadorf022d362015-02-17 10:42:43 -0200513
514 /* If this was CMD11, then notify that power cycle is needed */
515 if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
516 printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500517 }
518
Stefano Babicc67bee12010-02-05 15:11:27 +0100519 esdhc_write32(&regs->irqstat, -1);
Andy Fleming50586ef2008-10-30 16:47:16 -0500520
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500521 return err;
Andy Fleming50586ef2008-10-30 16:47:16 -0500522}
523
Kim Phillipseafa90a2012-10-29 13:34:44 +0000524static void set_sysctl(struct mmc *mmc, uint clock)
Andy Fleming50586ef2008-10-30 16:47:16 -0500525{
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200526 int div = 1;
527#ifdef ARCH_MXC
528 int pre_div = 1;
529#else
530 int pre_div = 2;
531#endif
532 int ddr_pre_div = mmc->ddr_mode ? 2 : 1;
Peng Fan96f04072016-03-25 14:16:56 +0800533 struct fsl_esdhc_priv *priv = mmc->priv;
534 struct fsl_esdhc *regs = priv->esdhc_regs;
535 int sdhc_clk = priv->sdhc_clk;
Andy Fleming50586ef2008-10-30 16:47:16 -0500536 uint clk;
537
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200538 if (clock < mmc->cfg->f_min)
539 clock = mmc->cfg->f_min;
Stefano Babicc67bee12010-02-05 15:11:27 +0100540
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200541 while (sdhc_clk / (16 * pre_div * ddr_pre_div) > clock && pre_div < 256)
542 pre_div *= 2;
Andy Fleming50586ef2008-10-30 16:47:16 -0500543
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200544 while (sdhc_clk / (div * pre_div * ddr_pre_div) > clock && div < 16)
545 div++;
Andy Fleming50586ef2008-10-30 16:47:16 -0500546
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200547 pre_div >>= 1;
Andy Fleming50586ef2008-10-30 16:47:16 -0500548 div -= 1;
549
550 clk = (pre_div << 8) | (div << 4);
551
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700552#ifdef CONFIG_FSL_USDHC
Ye Li84ecdf62016-06-15 10:53:01 +0800553 esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700554#else
Kumar Galacc4d1222010-03-18 15:51:05 -0500555 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700556#endif
Stefano Babicc67bee12010-02-05 15:11:27 +0100557
558 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleming50586ef2008-10-30 16:47:16 -0500559
560 udelay(10000);
561
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700562#ifdef CONFIG_FSL_USDHC
Ye Li84ecdf62016-06-15 10:53:01 +0800563 esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700564#else
565 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
566#endif
Stefano Babicc67bee12010-02-05 15:11:27 +0100567
Andy Fleming50586ef2008-10-30 16:47:16 -0500568}
569
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800570#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
571static void esdhc_clock_control(struct mmc *mmc, bool enable)
572{
Peng Fan96f04072016-03-25 14:16:56 +0800573 struct fsl_esdhc_priv *priv = mmc->priv;
574 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800575 u32 value;
576 u32 time_out;
577
578 value = esdhc_read32(&regs->sysctl);
579
580 if (enable)
581 value |= SYSCTL_CKEN;
582 else
583 value &= ~SYSCTL_CKEN;
584
585 esdhc_write32(&regs->sysctl, value);
586
587 time_out = 20;
588 value = PRSSTAT_SDSTB;
589 while (!(esdhc_read32(&regs->prsstat) & value)) {
590 if (time_out == 0) {
591 printf("fsl_esdhc: Internal clock never stabilised.\n");
592 break;
593 }
594 time_out--;
595 mdelay(1);
596 }
597}
598#endif
599
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900600static int esdhc_set_ios(struct mmc *mmc)
Andy Fleming50586ef2008-10-30 16:47:16 -0500601{
Peng Fan96f04072016-03-25 14:16:56 +0800602 struct fsl_esdhc_priv *priv = mmc->priv;
603 struct fsl_esdhc *regs = priv->esdhc_regs;
Andy Fleming50586ef2008-10-30 16:47:16 -0500604
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800605#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
606 /* Select to use peripheral clock */
607 esdhc_clock_control(mmc, false);
608 esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
609 esdhc_clock_control(mmc, true);
610#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500611 /* Set the clock speed */
612 set_sysctl(mmc, mmc->clock);
613
614 /* Set the bus width */
Stefano Babicc67bee12010-02-05 15:11:27 +0100615 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleming50586ef2008-10-30 16:47:16 -0500616
617 if (mmc->bus_width == 4)
Stefano Babicc67bee12010-02-05 15:11:27 +0100618 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleming50586ef2008-10-30 16:47:16 -0500619 else if (mmc->bus_width == 8)
Stefano Babicc67bee12010-02-05 15:11:27 +0100620 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
621
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900622 return 0;
Andy Fleming50586ef2008-10-30 16:47:16 -0500623}
624
625static int esdhc_init(struct mmc *mmc)
626{
Peng Fan96f04072016-03-25 14:16:56 +0800627 struct fsl_esdhc_priv *priv = mmc->priv;
628 struct fsl_esdhc *regs = priv->esdhc_regs;
Andy Fleming50586ef2008-10-30 16:47:16 -0500629 int timeout = 1000;
630
Stefano Babicc67bee12010-02-05 15:11:27 +0100631 /* Reset the entire host controller */
Dirk Behmea61da722013-07-15 15:44:29 +0200632 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicc67bee12010-02-05 15:11:27 +0100633
634 /* Wait until the controller is available */
635 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
636 udelay(1000);
637
Peng Fanf53225c2016-06-15 10:53:00 +0800638#if defined(CONFIG_FSL_USDHC)
639 /* RSTA doesn't reset MMC_BOOT register, so manually reset it */
640 esdhc_write32(&regs->mmcboot, 0x0);
641 /* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
642 esdhc_write32(&regs->mixctrl, 0x0);
643 esdhc_write32(&regs->clktunectrlstatus, 0x0);
644
645 /* Put VEND_SPEC to default value */
646 esdhc_write32(&regs->vendorspec, VENDORSPEC_INIT);
647
648 /* Disable DLL_CTRL delay line */
649 esdhc_write32(&regs->dllctrl, 0x0);
650#endif
651
Benoît Thébaudeau16e43f32012-08-13 07:28:16 +0000652#ifndef ARCH_MXC
P.V.Suresh2c1764e2010-12-04 10:37:23 +0530653 /* Enable cache snooping */
Benoît Thébaudeau16e43f32012-08-13 07:28:16 +0000654 esdhc_write32(&regs->scr, 0x00000040);
655#endif
P.V.Suresh2c1764e2010-12-04 10:37:23 +0530656
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700657#ifndef CONFIG_FSL_USDHC
Dirk Behmea61da722013-07-15 15:44:29 +0200658 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Ye Li84ecdf62016-06-15 10:53:01 +0800659#else
660 esdhc_setbits32(&regs->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700661#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500662
663 /* Set the initial clock speed */
Jerry Huang4a6ee172010-11-25 17:06:07 +0000664 mmc_set_clock(mmc, 400000);
Andy Fleming50586ef2008-10-30 16:47:16 -0500665
666 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicc67bee12010-02-05 15:11:27 +0100667 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleming50586ef2008-10-30 16:47:16 -0500668
669 /* Put the PROCTL reg back to the default */
Stefano Babicc67bee12010-02-05 15:11:27 +0100670 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleming50586ef2008-10-30 16:47:16 -0500671
Stefano Babicc67bee12010-02-05 15:11:27 +0100672 /* Set timout to the maximum value */
673 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleming50586ef2008-10-30 16:47:16 -0500674
Otavio Salvadoree0c5382015-02-17 10:42:44 -0200675#ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT
676 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
677#endif
678
Peng Fan32a91792017-06-12 17:50:53 +0800679 if (priv->vs18_enable)
680 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
681
Thierry Redingd48d2e22012-01-02 01:15:38 +0000682 return 0;
683}
Andy Fleming50586ef2008-10-30 16:47:16 -0500684
Thierry Redingd48d2e22012-01-02 01:15:38 +0000685static int esdhc_getcd(struct mmc *mmc)
686{
Peng Fan96f04072016-03-25 14:16:56 +0800687 struct fsl_esdhc_priv *priv = mmc->priv;
688 struct fsl_esdhc *regs = priv->esdhc_regs;
Thierry Redingd48d2e22012-01-02 01:15:38 +0000689 int timeout = 1000;
Stefano Babicc67bee12010-02-05 15:11:27 +0100690
Haijun.Zhangf7e27cc2014-01-10 13:52:17 +0800691#ifdef CONFIG_ESDHC_DETECT_QUIRK
692 if (CONFIG_ESDHC_DETECT_QUIRK)
693 return 1;
694#endif
Peng Fan96f04072016-03-25 14:16:56 +0800695
696#ifdef CONFIG_DM_MMC
697 if (priv->non_removable)
698 return 1;
Yangbo Lufc8048a2016-12-07 11:54:30 +0800699#ifdef CONFIG_DM_GPIO
Peng Fan96f04072016-03-25 14:16:56 +0800700 if (dm_gpio_is_valid(&priv->cd_gpio))
701 return dm_gpio_get_value(&priv->cd_gpio);
702#endif
Yangbo Lufc8048a2016-12-07 11:54:30 +0800703#endif
Peng Fan96f04072016-03-25 14:16:56 +0800704
Thierry Redingd48d2e22012-01-02 01:15:38 +0000705 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
706 udelay(1000);
707
708 return timeout > 0;
Andy Fleming50586ef2008-10-30 16:47:16 -0500709}
710
Jerry Huang48bb3bb2010-03-18 15:57:06 -0500711static void esdhc_reset(struct fsl_esdhc *regs)
712{
713 unsigned long timeout = 100; /* wait max 100 ms */
714
715 /* reset the controller */
Dirk Behmea61da722013-07-15 15:44:29 +0200716 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Jerry Huang48bb3bb2010-03-18 15:57:06 -0500717
718 /* hardware clears the bit when it is done */
719 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
720 udelay(1000);
721 if (!timeout)
722 printf("MMC/SD: Reset never completed.\n");
723}
724
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200725static const struct mmc_ops esdhc_ops = {
726 .send_cmd = esdhc_send_cmd,
727 .set_ios = esdhc_set_ios,
728 .init = esdhc_init,
729 .getcd = esdhc_getcd,
730};
731
Peng Fan96f04072016-03-25 14:16:56 +0800732static int fsl_esdhc_init(struct fsl_esdhc_priv *priv)
Andy Fleming50586ef2008-10-30 16:47:16 -0500733{
Stefano Babicc67bee12010-02-05 15:11:27 +0100734 struct fsl_esdhc *regs;
Andy Fleming50586ef2008-10-30 16:47:16 -0500735 struct mmc *mmc;
Li Yang030955c2010-11-25 17:06:09 +0000736 u32 caps, voltage_caps;
Andy Fleming50586ef2008-10-30 16:47:16 -0500737
Peng Fan96f04072016-03-25 14:16:56 +0800738 if (!priv)
739 return -EINVAL;
Stefano Babicc67bee12010-02-05 15:11:27 +0100740
Peng Fan96f04072016-03-25 14:16:56 +0800741 regs = priv->esdhc_regs;
Stefano Babicc67bee12010-02-05 15:11:27 +0100742
Jerry Huang48bb3bb2010-03-18 15:57:06 -0500743 /* First reset the eSDHC controller */
744 esdhc_reset(regs);
745
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700746#ifndef CONFIG_FSL_USDHC
Jerry Huang975324a2012-05-17 23:57:02 +0000747 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
748 | SYSCTL_IPGEN | SYSCTL_CKEN);
Ye Li84ecdf62016-06-15 10:53:01 +0800749#else
750 esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
751 VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700752#endif
Jerry Huang975324a2012-05-17 23:57:02 +0000753
Peng Fan32a91792017-06-12 17:50:53 +0800754 if (priv->vs18_enable)
755 esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
756
Ye.Lia3d6e382014-11-04 15:35:49 +0800757 writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
Peng Fan96f04072016-03-25 14:16:56 +0800758 memset(&priv->cfg, 0, sizeof(priv->cfg));
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200759
Li Yang030955c2010-11-25 17:06:09 +0000760 voltage_caps = 0;
Wang Huan19060bd2014-09-05 13:52:40 +0800761 caps = esdhc_read32(&regs->hostcapblt);
Roy Zang3b4456e2011-01-07 00:06:47 -0600762
763#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
764 caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
765 ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
766#endif
Haijun.Zhangef38f3f2013-10-31 09:38:19 +0800767
768/* T4240 host controller capabilities register should have VS33 bit */
769#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
770 caps = caps | ESDHC_HOSTCAPBLT_VS33;
771#endif
772
Andy Fleming50586ef2008-10-30 16:47:16 -0500773 if (caps & ESDHC_HOSTCAPBLT_VS18)
Li Yang030955c2010-11-25 17:06:09 +0000774 voltage_caps |= MMC_VDD_165_195;
Andy Fleming50586ef2008-10-30 16:47:16 -0500775 if (caps & ESDHC_HOSTCAPBLT_VS30)
Li Yang030955c2010-11-25 17:06:09 +0000776 voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
Andy Fleming50586ef2008-10-30 16:47:16 -0500777 if (caps & ESDHC_HOSTCAPBLT_VS33)
Li Yang030955c2010-11-25 17:06:09 +0000778 voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
779
Peng Fan96f04072016-03-25 14:16:56 +0800780 priv->cfg.name = "FSL_SDHC";
781 priv->cfg.ops = &esdhc_ops;
Li Yang030955c2010-11-25 17:06:09 +0000782#ifdef CONFIG_SYS_SD_VOLTAGE
Peng Fan96f04072016-03-25 14:16:56 +0800783 priv->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
Li Yang030955c2010-11-25 17:06:09 +0000784#else
Peng Fan96f04072016-03-25 14:16:56 +0800785 priv->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yang030955c2010-11-25 17:06:09 +0000786#endif
Peng Fan96f04072016-03-25 14:16:56 +0800787 if ((priv->cfg.voltages & voltage_caps) == 0) {
Li Yang030955c2010-11-25 17:06:09 +0000788 printf("voltage not supported by controller\n");
789 return -1;
790 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500791
Peng Fan96f04072016-03-25 14:16:56 +0800792 if (priv->bus_width == 8)
793 priv->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
794 else if (priv->bus_width == 4)
795 priv->cfg.host_caps = MMC_MODE_4BIT;
796
797 priv->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
Volodymyr Riazantsev0e1bf612015-01-20 10:16:44 -0500798#ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
Peng Fan96f04072016-03-25 14:16:56 +0800799 priv->cfg.host_caps |= MMC_MODE_DDR_52MHz;
Volodymyr Riazantsev0e1bf612015-01-20 10:16:44 -0500800#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500801
Peng Fan96f04072016-03-25 14:16:56 +0800802 if (priv->bus_width > 0) {
803 if (priv->bus_width < 8)
804 priv->cfg.host_caps &= ~MMC_MODE_8BIT;
805 if (priv->bus_width < 4)
806 priv->cfg.host_caps &= ~MMC_MODE_4BIT;
Abbas Razaaad46592013-03-25 09:13:34 +0000807 }
808
Andy Fleming50586ef2008-10-30 16:47:16 -0500809 if (caps & ESDHC_HOSTCAPBLT_HSS)
Peng Fan96f04072016-03-25 14:16:56 +0800810 priv->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleming50586ef2008-10-30 16:47:16 -0500811
Haijun.Zhangd47e3d22014-01-10 13:52:18 +0800812#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
813 if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
Peng Fan96f04072016-03-25 14:16:56 +0800814 priv->cfg.host_caps &= ~MMC_MODE_8BIT;
Haijun.Zhangd47e3d22014-01-10 13:52:18 +0800815#endif
816
Peng Fan96f04072016-03-25 14:16:56 +0800817 priv->cfg.f_min = 400000;
818 priv->cfg.f_max = min(priv->sdhc_clk, (u32)52000000);
Andy Fleming50586ef2008-10-30 16:47:16 -0500819
Peng Fan96f04072016-03-25 14:16:56 +0800820 priv->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200821
Peng Fan96f04072016-03-25 14:16:56 +0800822 mmc = mmc_create(&priv->cfg, priv);
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200823 if (mmc == NULL)
824 return -1;
Andy Fleming50586ef2008-10-30 16:47:16 -0500825
Peng Fan96f04072016-03-25 14:16:56 +0800826 priv->mmc = mmc;
827
828 return 0;
829}
830
Jagan Teki2e87c442017-05-12 17:18:20 +0530831#ifndef CONFIG_DM_MMC
832static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
833 struct fsl_esdhc_priv *priv)
834{
835 if (!cfg || !priv)
836 return -EINVAL;
837
838 priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
839 priv->bus_width = cfg->max_bus_width;
840 priv->sdhc_clk = cfg->sdhc_clk;
841 priv->wp_enable = cfg->wp_enable;
Peng Fan32a91792017-06-12 17:50:53 +0800842 priv->vs18_enable = cfg->vs18_enable;
Jagan Teki2e87c442017-05-12 17:18:20 +0530843
844 return 0;
845};
846
Peng Fan96f04072016-03-25 14:16:56 +0800847int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
848{
849 struct fsl_esdhc_priv *priv;
850 int ret;
851
852 if (!cfg)
853 return -EINVAL;
854
855 priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
856 if (!priv)
857 return -ENOMEM;
858
859 ret = fsl_esdhc_cfg_to_priv(cfg, priv);
860 if (ret) {
861 debug("%s xlate failure\n", __func__);
862 free(priv);
863 return ret;
864 }
865
866 ret = fsl_esdhc_init(priv);
867 if (ret) {
868 debug("%s init failure\n", __func__);
869 free(priv);
870 return ret;
871 }
872
Andy Fleming50586ef2008-10-30 16:47:16 -0500873 return 0;
874}
875
876int fsl_esdhc_mmc_init(bd_t *bis)
877{
Stefano Babicc67bee12010-02-05 15:11:27 +0100878 struct fsl_esdhc_cfg *cfg;
879
Fabio Estevam88227a12012-12-27 08:51:08 +0000880 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
Stefano Babicc67bee12010-02-05 15:11:27 +0100881 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Simon Glasse9adeca2012-12-13 20:49:05 +0000882 cfg->sdhc_clk = gd->arch.sdhc_clk;
Stefano Babicc67bee12010-02-05 15:11:27 +0100883 return fsl_esdhc_initialize(bis, cfg);
Andy Fleming50586ef2008-10-30 16:47:16 -0500884}
Jagan Teki2e87c442017-05-12 17:18:20 +0530885#endif
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400886
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +0800887#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
888void mmc_adapter_card_type_ident(void)
889{
890 u8 card_id;
891 u8 value;
892
893 card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
894 gd->arch.sdhc_adapter = card_id;
895
896 switch (card_id) {
897 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
Yangbo Lucdc69552015-09-17 10:27:12 +0800898 value = QIXIS_READ(brdcfg[5]);
899 value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
900 QIXIS_WRITE(brdcfg[5], value);
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +0800901 break;
902 case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
Yangbo Lubf50be82015-09-17 10:27:48 +0800903 value = QIXIS_READ(pwr_ctl[1]);
904 value |= QIXIS_EVDD_BY_SDHC_VS;
905 QIXIS_WRITE(pwr_ctl[1], value);
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +0800906 break;
907 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
908 value = QIXIS_READ(brdcfg[5]);
909 value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
910 QIXIS_WRITE(brdcfg[5], value);
911 break;
912 case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
913 break;
914 case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
915 break;
916 case QIXIS_ESDHC_ADAPTER_TYPE_SD:
917 break;
918 case QIXIS_ESDHC_NO_ADAPTER:
919 break;
920 default:
921 break;
922 }
923}
924#endif
925
Stefano Babicc67bee12010-02-05 15:11:27 +0100926#ifdef CONFIG_OF_LIBFDT
Yangbo Lufce1e162017-01-17 10:43:54 +0800927__weak int esdhc_status_fixup(void *blob, const char *compat)
928{
929#ifdef CONFIG_FSL_ESDHC_PIN_MUX
930 if (!hwconfig("esdhc")) {
931 do_fixup_by_compat(blob, compat, "status", "disabled",
932 sizeof("disabled"), 1);
933 return 1;
934 }
935#endif
936 do_fixup_by_compat(blob, compat, "status", "okay",
937 sizeof("okay"), 1);
938 return 0;
939}
940
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400941void fdt_fixup_esdhc(void *blob, bd_t *bd)
942{
943 const char *compat = "fsl,esdhc";
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400944
Yangbo Lufce1e162017-01-17 10:43:54 +0800945 if (esdhc_status_fixup(blob, compat))
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800946 return;
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400947
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800948#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
949 do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
950 gd->arch.sdhc_clk, 1);
951#else
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400952 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glasse9adeca2012-12-13 20:49:05 +0000953 gd->arch.sdhc_clk, 1);
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800954#endif
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +0800955#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
956 do_fixup_by_compat_u32(blob, compat, "adapter-type",
957 (u32)(gd->arch.sdhc_adapter), 1);
958#endif
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400959}
Stefano Babicc67bee12010-02-05 15:11:27 +0100960#endif
Peng Fan96f04072016-03-25 14:16:56 +0800961
962#ifdef CONFIG_DM_MMC
963#include <asm/arch/clock.h>
Peng Fanb60f1452017-02-22 16:21:55 +0800964__weak void init_clk_usdhc(u32 index)
965{
966}
967
Peng Fan96f04072016-03-25 14:16:56 +0800968static int fsl_esdhc_probe(struct udevice *dev)
969{
970 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
971 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
972 const void *fdt = gd->fdt_blob;
Simon Glasse160f7d2017-01-17 16:52:55 -0700973 int node = dev_of_offset(dev);
Peng Fan96f04072016-03-25 14:16:56 +0800974 fdt_addr_t addr;
975 unsigned int val;
976 int ret;
977
Simon Glassa821c4a2017-05-17 17:18:05 -0600978 addr = devfdt_get_addr(dev);
Peng Fan96f04072016-03-25 14:16:56 +0800979 if (addr == FDT_ADDR_T_NONE)
980 return -EINVAL;
981
982 priv->esdhc_regs = (struct fsl_esdhc *)addr;
983 priv->dev = dev;
984
985 val = fdtdec_get_int(fdt, node, "bus-width", -1);
986 if (val == 8)
987 priv->bus_width = 8;
988 else if (val == 4)
989 priv->bus_width = 4;
990 else
991 priv->bus_width = 1;
992
993 if (fdt_get_property(fdt, node, "non-removable", NULL)) {
994 priv->non_removable = 1;
995 } else {
996 priv->non_removable = 0;
Yangbo Lufc8048a2016-12-07 11:54:30 +0800997#ifdef CONFIG_DM_GPIO
Simon Glass150c5af2017-05-30 21:47:09 -0600998 gpio_request_by_name_nodev(offset_to_ofnode(node), "cd-gpios",
999 0, &priv->cd_gpio, GPIOD_IS_IN);
Yangbo Lufc8048a2016-12-07 11:54:30 +08001000#endif
Peng Fan96f04072016-03-25 14:16:56 +08001001 }
1002
Peng Fan14831512016-06-15 10:53:02 +08001003 priv->wp_enable = 1;
1004
Yangbo Lufc8048a2016-12-07 11:54:30 +08001005#ifdef CONFIG_DM_GPIO
Simon Glass150c5af2017-05-30 21:47:09 -06001006 ret = gpio_request_by_name_nodev(offset_to_ofnode(node), "wp-gpios", 0,
Peng Fan14831512016-06-15 10:53:02 +08001007 &priv->wp_gpio, GPIOD_IS_IN);
1008 if (ret)
1009 priv->wp_enable = 0;
Yangbo Lufc8048a2016-12-07 11:54:30 +08001010#endif
Peng Fan96f04072016-03-25 14:16:56 +08001011 /*
1012 * TODO:
1013 * Because lack of clk driver, if SDHC clk is not enabled,
1014 * need to enable it first before this driver is invoked.
1015 *
1016 * we use MXC_ESDHC_CLK to get clk freq.
1017 * If one would like to make this function work,
1018 * the aliases should be provided in dts as this:
1019 *
1020 * aliases {
1021 * mmc0 = &usdhc1;
1022 * mmc1 = &usdhc2;
1023 * mmc2 = &usdhc3;
1024 * mmc3 = &usdhc4;
1025 * };
1026 * Then if your board only supports mmc2 and mmc3, but we can
1027 * correctly get the seq as 2 and 3, then let mxc_get_clock
1028 * work as expected.
1029 */
Peng Fanb60f1452017-02-22 16:21:55 +08001030
1031 init_clk_usdhc(dev->seq);
1032
Peng Fan96f04072016-03-25 14:16:56 +08001033 priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
1034 if (priv->sdhc_clk <= 0) {
1035 dev_err(dev, "Unable to get clk for %s\n", dev->name);
1036 return -EINVAL;
1037 }
1038
1039 ret = fsl_esdhc_init(priv);
1040 if (ret) {
1041 dev_err(dev, "fsl_esdhc_init failure\n");
1042 return ret;
1043 }
1044
1045 upriv->mmc = priv->mmc;
Peng Fan35ae9942016-08-11 14:02:56 +08001046 priv->mmc->dev = dev;
Peng Fan96f04072016-03-25 14:16:56 +08001047
1048 return 0;
1049}
1050
1051static const struct udevice_id fsl_esdhc_ids[] = {
1052 { .compatible = "fsl,imx6ul-usdhc", },
1053 { .compatible = "fsl,imx6sx-usdhc", },
1054 { .compatible = "fsl,imx6sl-usdhc", },
1055 { .compatible = "fsl,imx6q-usdhc", },
1056 { .compatible = "fsl,imx7d-usdhc", },
Peng Fanb60f1452017-02-22 16:21:55 +08001057 { .compatible = "fsl,imx7ulp-usdhc", },
Yangbo Lua6473f82016-12-07 11:54:31 +08001058 { .compatible = "fsl,esdhc", },
Peng Fan96f04072016-03-25 14:16:56 +08001059 { /* sentinel */ }
1060};
1061
1062U_BOOT_DRIVER(fsl_esdhc) = {
1063 .name = "fsl-esdhc-mmc",
1064 .id = UCLASS_MMC,
1065 .of_match = fsl_esdhc_ids,
1066 .probe = fsl_esdhc_probe,
1067 .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
1068};
1069#endif