blob: 40589da117e751148158117b98c1f71bfc43f8ab [file] [log] [blame]
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -05001/*
Kumar Gala6525d512010-07-08 22:37:44 -05002 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <command.h>
25#include <pci.h>
26#include <asm/processor.h>
27#include <asm/mmu.h>
28#include <asm/cache.h>
29#include <asm/immap_85xx.h>
30#include <asm/fsl_pci.h>
31#include <asm/fsl_ddr_sdram.h>
32#include <asm/io.h>
Kumar Gala5d27e022010-12-15 04:55:20 -060033#include <asm/fsl_serdes.h>
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -050034#include <miiphy.h>
35#include <libfdt.h>
36#include <fdt_support.h>
37#include <tsec.h>
38#include <asm/fsl_law.h>
39#include <asm/mp.h>
Roy Zang29c35182009-06-30 13:56:23 +080040#include <netdev.h>
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -050041
Timur Tabi5a469602010-04-01 10:49:42 -050042#include "../common/ngpixis.h"
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -050043#include "../common/sgmii_riser.h"
44
45DECLARE_GLOBAL_DATA_PTR;
46
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -050047int checkboard(void)
48{
Timur Tabi5a469602010-04-01 10:49:42 -050049 u8 sw;
Kumar Gala6bb5b412009-07-14 22:42:01 -050050
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -050051 puts("Board: P2020DS ");
52#ifdef CONFIG_PHYS_64BIT
53 puts("(36-bit addrmap) ");
54#endif
Kumar Gala6bb5b412009-07-14 22:42:01 -050055
Timur Tabi5a469602010-04-01 10:49:42 -050056 printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
57 in_8(&pixis->id), in_8(&pixis->arch), in_8(&pixis->scver));
Kumar Gala6bb5b412009-07-14 22:42:01 -050058
Timur Tabi5a469602010-04-01 10:49:42 -050059 sw = in_8(&PIXIS_SW(PIXIS_LBMAP_SWITCH));
60 sw = (sw & PIXIS_LBMAP_MASK) >> PIXIS_LBMAP_SHIFT;
61
62 if (sw < 0x8)
63 /* The lower two bits are the actual vbank number */
64 printf("vBank: %d\n", sw & 3);
65 else
66 puts("Promjet\n");
Kumar Gala6bb5b412009-07-14 22:42:01 -050067
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -050068 return 0;
69}
70
york394c46c2010-07-02 22:25:58 +000071#if !defined(CONFIG_DDR_SPD)
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -050072/*
73 * Fixed sdram init -- doesn't use serial presence detect.
74 */
75
76phys_size_t fixed_sdram(void)
77{
78 volatile ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC85xx_DDR_ADDR;
79 uint d_init;
80
81 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
82 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
83 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
84 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
85 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
86 ddr->sdram_md_cntl = CONFIG_SYS_DDR_MODE_CTRL;
87 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
88 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
89 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
90 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
91 ddr->ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CNTL;
92 ddr->ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CNTL;
93 ddr->ddr_cdr1 = CONFIG_SYS_DDR_CDR1;
94 ddr->timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4;
95 ddr->timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5;
96
97 if (!strcmp("performance", getenv("perf_mode"))) {
98 /* Performance Mode Values */
99
100 ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG_PERF;
101 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS_PERF;
102 ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS_PERF;
103 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_PERF;
104 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_PERF;
105
106 asm("sync;isync");
107
108 udelay(500);
109
110 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL_PERF;
111 } else {
112 /* Stable Mode Values */
113
114 ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
115 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
116 ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
117 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
118 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
119
120 /* ECC will be assumed in stable mode */
121 ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
122 ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
123 ddr->err_sbe = CONFIG_SYS_DDR_SBE;
124
125 asm("sync;isync");
126
127 udelay(500);
128
129 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
130 }
131
132#if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
133 d_init = 1;
134 debug("DDR - 1st controller: memory initializing\n");
135 /*
136 * Poll until memory is initialized.
137 * 512 Meg at 400 might hit this 200 times or so.
138 */
139 while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0)
140 udelay(1000);
141 debug("DDR: memory initialized\n\n");
142 asm("sync; isync");
143 udelay(500);
144#endif
145
Becky Bruce38dba0c2010-12-17 17:17:56 -0600146 if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
147 CONFIG_SYS_SDRAM_SIZE * 1024 * 1024,
148 LAW_TRGT_IF_DDR) < 0) {
149 printf("ERROR setting Local Access Windows for DDR\n");
150 return 0;
151 };
152
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500153 return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
154}
155
156#endif
157
158#ifdef CONFIG_PCIE1
159static struct pci_controller pcie1_hose;
160#endif
161
162#ifdef CONFIG_PCIE2
163static struct pci_controller pcie2_hose;
164#endif
165
166#ifdef CONFIG_PCIE3
167static struct pci_controller pcie3_hose;
168#endif
169
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500170#ifdef CONFIG_PCI
171void pci_init_board(void)
172{
173 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala4958af82009-09-03 09:42:01 -0500174 struct fsl_pci_info pci_info[3];
Kumar Gala9263e822009-11-04 13:01:51 -0600175 u32 devdisr, pordevsr, io_sel;
Kumar Gala4958af82009-09-03 09:42:01 -0500176 int first_free_busno = 0;
177 int num = 0;
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500178
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500179 int pcie_ep, pcie_configured;
Kumar Gala4958af82009-09-03 09:42:01 -0500180
181 devdisr = in_be32(&gur->devdisr);
182 pordevsr = in_be32(&gur->pordevsr);
183 io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500184
Kumar Gala9263e822009-11-04 13:01:51 -0600185 debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500186
Kumar Gala4958af82009-09-03 09:42:01 -0500187 puts("\n");
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500188#ifdef CONFIG_PCIE2
Kumar Gala5d27e022010-12-15 04:55:20 -0600189 pcie_configured = is_serdes_configured(PCIE2);
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500190
191 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)) {
Kumar Gala4958af82009-09-03 09:42:01 -0500192 SET_STD_PCIE_INFO(pci_info[num], 2);
Kumar Gala9263e822009-11-04 13:01:51 -0600193 pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
Peter Tyser8ca78f22010-10-29 17:59:24 -0500194 printf("PCIE2: connected to ULI as %s (base addr %lx)\n",
195 pcie_ep ? "Endpoint" : "Root Complex",
196 pci_info[num].regs);
Kumar Gala4958af82009-09-03 09:42:01 -0500197 first_free_busno = fsl_pci_init_port(&pci_info[num++],
Kumar Gala01471d52009-11-04 01:29:04 -0600198 &pcie2_hose, first_free_busno);
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500199
200 /*
201 * The workaround doesn't work on p2020 because the location
202 * we try and read isn't valid on p2020, fix this later
203 */
204#if 0
205 /*
206 * Activate ULI1575 legacy chip by performing a fake
207 * memory access. Needed to make ULI RTC work.
208 * Device 1d has the first on-board memory BAR.
209 */
210
211 pci_hose_read_config_dword(hose, PCI_BDF(2, 0x1d, 0),
212 PCI_BASE_ADDRESS_1, &temp32);
213 if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
214 void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
215 temp32, 4, 0);
216 debug(" uli1575 read to %p\n", p);
217 in_be32(p);
218 }
219#endif
220 } else {
Peter Tyser8ca78f22010-10-29 17:59:24 -0500221 printf("PCIE2: disabled\n");
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500222 }
Kumar Gala4958af82009-09-03 09:42:01 -0500223 puts("\n");
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500224#else
Kumar Gala4958af82009-09-03 09:42:01 -0500225 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500226#endif
227
228#ifdef CONFIG_PCIE3
Kumar Gala5d27e022010-12-15 04:55:20 -0600229 pcie_configured = is_serdes_configured(PCIE3);
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500230
231 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)) {
Kumar Gala4958af82009-09-03 09:42:01 -0500232 SET_STD_PCIE_INFO(pci_info[num], 3);
Kumar Gala9263e822009-11-04 13:01:51 -0600233 pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
Peter Tyser8ca78f22010-10-29 17:59:24 -0500234 printf("PCIE3: connected to Slot 1 as %s (base addr %lx)\n",
235 pcie_ep ? "Endpoint" : "Root Complex",
236 pci_info[num].regs);
Kumar Gala4958af82009-09-03 09:42:01 -0500237 first_free_busno = fsl_pci_init_port(&pci_info[num++],
Kumar Gala01471d52009-11-04 01:29:04 -0600238 &pcie3_hose, first_free_busno);
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500239 } else {
Peter Tyser8ca78f22010-10-29 17:59:24 -0500240 printf("PCIE3: disabled\n");
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500241 }
Kumar Gala4958af82009-09-03 09:42:01 -0500242 puts("\n");
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500243#else
Kumar Gala4958af82009-09-03 09:42:01 -0500244 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500245#endif
246
247#ifdef CONFIG_PCIE1
Kumar Gala5d27e022010-12-15 04:55:20 -0600248 pcie_configured = is_serdes_configured(PCIE1);
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500249
250 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)) {
Kumar Gala4958af82009-09-03 09:42:01 -0500251 SET_STD_PCIE_INFO(pci_info[num], 1);
Kumar Gala9263e822009-11-04 13:01:51 -0600252 pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
Peter Tyser8ca78f22010-10-29 17:59:24 -0500253 printf("PCIE1: connected to Slot 2 as %s (base addr %lx)\n",
254 pcie_ep ? "Endpoint" : "Root Complex",
255 pci_info[num].regs);
Kumar Gala4958af82009-09-03 09:42:01 -0500256 first_free_busno = fsl_pci_init_port(&pci_info[num++],
Kumar Gala01471d52009-11-04 01:29:04 -0600257 &pcie1_hose, first_free_busno);
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500258 } else {
Peter Tyser8ca78f22010-10-29 17:59:24 -0500259 printf("PCIE1: disabled\n");
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500260 }
Kumar Gala4958af82009-09-03 09:42:01 -0500261 puts("\n");
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500262#else
Kumar Gala4958af82009-09-03 09:42:01 -0500263 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500264#endif
265}
266#endif
267
268int board_early_init_r(void)
269{
270 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
Kumar Gala5fb6ea32009-11-13 09:25:07 -0600271 const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500272
273 /*
274 * Remap Boot flash + PROMJET region to caching-inhibited
275 * so that flash can be erased properly.
276 */
277
278 /* Flush d-cache and invalidate i-cache of any FLASH data */
279 flush_dcache();
280 invalidate_icache();
281
282 /* invalidate existing TLB entry for flash + promjet */
283 disable_tlb(flash_esel);
284
285 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
286 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
287 0, flash_esel, BOOKE_PAGESZ_256M, 1);
288
289 return 0;
290}
291
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500292#ifdef CONFIG_TSEC_ENET
293int board_eth_init(bd_t *bis)
294{
295 struct tsec_info_struct tsec_info[4];
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500296 int num = 0;
297
298#ifdef CONFIG_TSEC1
299 SET_STD_TSEC_INFO(tsec_info[num], 1);
300 num++;
301#endif
302#ifdef CONFIG_TSEC2
303 SET_STD_TSEC_INFO(tsec_info[num], 2);
Kumar Gala058d7dc2010-12-16 14:28:06 -0600304 if (is_serdes_configured(SGMII_TSEC2)) {
305 puts("eTSEC2 is in sgmii mode.\n");
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500306 tsec_info[num].flags |= TSEC_SGMII;
Kumar Gala058d7dc2010-12-16 14:28:06 -0600307 }
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500308 num++;
309#endif
310#ifdef CONFIG_TSEC3
311 SET_STD_TSEC_INFO(tsec_info[num], 3);
Kumar Gala058d7dc2010-12-16 14:28:06 -0600312 if (is_serdes_configured(SGMII_TSEC3)) {
313 puts("eTSEC3 is in sgmii mode.\n");
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500314 tsec_info[num].flags |= TSEC_SGMII;
Kumar Gala058d7dc2010-12-16 14:28:06 -0600315}
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500316 num++;
317#endif
318
319 if (!num) {
320 printf("No TSECs initialized\n");
321
322 return 0;
323 }
324
325#ifdef CONFIG_FSL_SGMII_RISER
326 fsl_sgmii_riser_init(tsec_info, num);
327#endif
328
329 tsec_eth_init(bis, tsec_info, num);
330
Roy Zang29c35182009-06-30 13:56:23 +0800331 return pci_eth_init(bis);
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500332}
333#endif
334
335#if defined(CONFIG_OF_BOARD_SETUP)
336void ft_board_setup(void *blob, bd_t *bd)
337{
338 phys_addr_t base;
339 phys_size_t size;
340
341 ft_cpu_setup(blob, bd);
342
343 base = getenv_bootm_low();
344 size = getenv_bootm_size();
345
346 fdt_fixup_memory(blob, (u64)base, (u64)size);
347
Kumar Gala6525d512010-07-08 22:37:44 -0500348 FT_FSL_PCI_SETUP;
349
Srikanth Srinivasanfeb78382009-04-03 15:36:13 -0500350#ifdef CONFIG_FSL_SGMII_RISER
351 fsl_sgmii_riser_fdt_fixup(blob);
352#endif
353}
354#endif
355
356#ifdef CONFIG_MP
357void board_lmb_reserve(struct lmb *lmb)
358{
359 cpu_mp_lmb_reserve(lmb);
360}
361#endif