blob: a34e2515e8002416f887a6a764ef0717f0173fbb [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Andy Fleming1ced1212008-02-06 01:19:40 -06002 * Copyright 2004,2007,2008 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002, 2003 Motorola Inc.
4 * Xianghua Xiao (X.Xiao@motorola.com)
5 *
6 * (C) Copyright 2000
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
Andy Fleming75b9d4a2008-08-31 16:33:26 -050028#include <config.h>
wdenk42d1f032003-10-15 23:53:47 +000029#include <common.h>
30#include <watchdog.h>
31#include <command.h>
Andy Fleming75b9d4a2008-08-31 16:33:26 -050032#include <tsec.h>
Ben Warren3456a142008-10-22 23:20:29 -070033#include <netdev.h>
wdenk42d1f032003-10-15 23:53:47 +000034#include <asm/cache.h>
Sergei Poselenov740280e2008-06-06 15:42:40 +020035#include <asm/io.h>
wdenk42d1f032003-10-15 23:53:47 +000036
James Yang591933c2008-02-08 16:44:53 -060037DECLARE_GLOBAL_DATA_PTR;
38
Andy Fleming1ced1212008-02-06 01:19:40 -060039struct cpu_type cpu_type_list [] = {
Kumar Gala4dbdb762008-06-10 16:53:46 -050040 CPU_TYPE_ENTRY(8533, 8533),
41 CPU_TYPE_ENTRY(8533, 8533_E),
Kumar Galaef50d6c2008-08-12 11:14:19 -050042 CPU_TYPE_ENTRY(8536, 8536),
43 CPU_TYPE_ENTRY(8536, 8536_E),
Kumar Gala4dbdb762008-06-10 16:53:46 -050044 CPU_TYPE_ENTRY(8540, 8540),
45 CPU_TYPE_ENTRY(8541, 8541),
46 CPU_TYPE_ENTRY(8541, 8541_E),
47 CPU_TYPE_ENTRY(8543, 8543),
48 CPU_TYPE_ENTRY(8543, 8543_E),
49 CPU_TYPE_ENTRY(8544, 8544),
50 CPU_TYPE_ENTRY(8544, 8544_E),
51 CPU_TYPE_ENTRY(8545, 8545),
52 CPU_TYPE_ENTRY(8545, 8545_E),
53 CPU_TYPE_ENTRY(8547, 8547_E),
54 CPU_TYPE_ENTRY(8548, 8548),
55 CPU_TYPE_ENTRY(8548, 8548_E),
56 CPU_TYPE_ENTRY(8555, 8555),
57 CPU_TYPE_ENTRY(8555, 8555_E),
58 CPU_TYPE_ENTRY(8560, 8560),
59 CPU_TYPE_ENTRY(8567, 8567),
60 CPU_TYPE_ENTRY(8567, 8567_E),
61 CPU_TYPE_ENTRY(8568, 8568),
62 CPU_TYPE_ENTRY(8568, 8568_E),
63 CPU_TYPE_ENTRY(8572, 8572),
64 CPU_TYPE_ENTRY(8572, 8572_E),
Andy Fleming1ced1212008-02-06 01:19:40 -060065};
66
Anatolij Gustschin96026d42008-06-12 12:40:11 +020067struct cpu_type *identify_cpu(u32 ver)
Kumar Gala4dbdb762008-06-10 16:53:46 -050068{
69 int i;
70 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
71 if (cpu_type_list[i].soc_ver == ver)
72 return &cpu_type_list[i];
73
74 return NULL;
75}
76
wdenk42d1f032003-10-15 23:53:47 +000077int checkcpu (void)
78{
wdenk97d80fc2004-06-09 00:34:46 +000079 sys_info_t sysinfo;
wdenk97d80fc2004-06-09 00:34:46 +000080 uint pvr, svr;
Jon Loeligerd9b94f22005-07-25 14:05:07 -050081 uint fam;
wdenk97d80fc2004-06-09 00:34:46 +000082 uint ver;
83 uint major, minor;
Kumar Gala4dbdb762008-06-10 16:53:46 -050084 struct cpu_type *cpu;
Wolfgang Denk08ef89e2008-10-19 02:35:49 +020085 char buf1[32], buf2[32];
Kumar Galaee1e35b2008-05-29 01:21:24 -050086#ifdef CONFIG_DDR_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Jason Jinc0391112008-09-27 14:40:57 +080088 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
89 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Galaee1e35b2008-05-29 01:21:24 -050090#else
91 u32 ddr_ratio = 0;
92#endif
Haiying Wang2fc7eb02009-01-15 11:58:35 -050093 int i;
wdenk42d1f032003-10-15 23:53:47 +000094
wdenk97d80fc2004-06-09 00:34:46 +000095 svr = get_svr();
Andy Fleming1ced1212008-02-06 01:19:40 -060096 ver = SVR_SOC_VER(svr);
wdenk97d80fc2004-06-09 00:34:46 +000097 major = SVR_MAJ(svr);
Kumar Galaef50d6c2008-08-12 11:14:19 -050098#ifdef CONFIG_MPC8536
99 major &= 0x7; /* the msb of this nibble is a mfg code */
100#endif
wdenk97d80fc2004-06-09 00:34:46 +0000101 minor = SVR_MIN(svr);
102
Ed Swarthout6856b3d2008-10-08 23:37:59 -0500103#if (CONFIG_NUM_CPUS > 1)
104 volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
105 printf("CPU%d: ", pic->whoami);
106#else
wdenk6c9e7892005-03-15 22:56:53 +0000107 puts("CPU: ");
Ed Swarthout6856b3d2008-10-08 23:37:59 -0500108#endif
Andy Fleming1ced1212008-02-06 01:19:40 -0600109
Kumar Gala4dbdb762008-06-10 16:53:46 -0500110 cpu = identify_cpu(ver);
111 if (cpu) {
112 puts(cpu->name);
Andy Fleming1ced1212008-02-06 01:19:40 -0600113
Kim Phillips06b41862008-06-17 17:45:22 -0500114 if (IS_E_PROCESSOR(svr))
Kumar Gala4dbdb762008-06-10 16:53:46 -0500115 puts("E");
116 } else {
wdenk97d80fc2004-06-09 00:34:46 +0000117 puts("Unknown");
Kumar Gala4dbdb762008-06-10 16:53:46 -0500118 }
Andy Fleming1ced1212008-02-06 01:19:40 -0600119
wdenk97d80fc2004-06-09 00:34:46 +0000120 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
wdenk42d1f032003-10-15 23:53:47 +0000121
wdenk6c9e7892005-03-15 22:56:53 +0000122 pvr = get_pvr();
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500123 fam = PVR_FAM(pvr);
wdenk6c9e7892005-03-15 22:56:53 +0000124 ver = PVR_VER(pvr);
125 major = PVR_MAJ(pvr);
126 minor = PVR_MIN(pvr);
127
128 printf("Core: ");
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500129 switch (fam) {
130 case PVR_FAM(PVR_85xx):
wdenk6c9e7892005-03-15 22:56:53 +0000131 puts("E500");
132 break;
133 default:
134 puts("Unknown");
135 break;
136 }
Kumar Gala0f060c32008-10-23 01:47:38 -0500137
138 if (PVR_MEM(pvr) == 0x03)
139 puts("MC");
140
wdenk6c9e7892005-03-15 22:56:53 +0000141 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
142
wdenk97d80fc2004-06-09 00:34:46 +0000143 get_sys_info(&sysinfo);
144
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500145 puts("Clock Configuration:\n ");
146 for (i = 0; i < CONFIG_NUM_CPUS; i++)
147 printf("CPU%d:%-4s MHz, ",
148 i,strmhz(buf1, sysinfo.freqProcessor[i]));
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200149 printf("CCB:%-4s MHz,\n", strmhz(buf1, sysinfo.freqSystemBus));
Kumar Galaee1e35b2008-05-29 01:21:24 -0500150
Kumar Galad4357932007-12-07 04:59:26 -0600151 switch (ddr_ratio) {
152 case 0x0:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200153 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
154 strmhz(buf1, sysinfo.freqDDRBus/2),
155 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600156 break;
157 case 0x7:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200158 printf(" DDR:%-4s MHz (%s MT/s data rate) (Synchronous), ",
159 strmhz(buf1, sysinfo.freqDDRBus/2),
160 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600161 break;
162 default:
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200163 printf(" DDR:%-4s MHz (%s MT/s data rate) (Asynchronous), ",
164 strmhz(buf1, sysinfo.freqDDRBus/2),
165 strmhz(buf2, sysinfo.freqDDRBus));
Kumar Galad4357932007-12-07 04:59:26 -0600166 break;
167 }
wdenk97d80fc2004-06-09 00:34:46 +0000168
Trent Piephoada591d2008-12-03 15:16:37 -0800169 if (sysinfo.freqLocalBus > LCRR_CLKDIV)
170 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
171 else
172 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
173 sysinfo.freqLocalBus);
wdenk97d80fc2004-06-09 00:34:46 +0000174
Andy Fleming1ced1212008-02-06 01:19:40 -0600175#ifdef CONFIG_CPM2
Wolfgang Denk08ef89e2008-10-19 02:35:49 +0200176 printf("CPM: %s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
Andy Fleming1ced1212008-02-06 01:19:40 -0600177#endif
wdenk97d80fc2004-06-09 00:34:46 +0000178
wdenk6c9e7892005-03-15 22:56:53 +0000179 puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
wdenk42d1f032003-10-15 23:53:47 +0000180
181 return 0;
182}
183
184
185/* ------------------------------------------------------------------------- */
186
187int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[])
188{
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800189 uint pvr;
190 uint ver;
Sergei Poselenov793670c2008-05-08 14:17:08 +0200191 unsigned long val, msr;
192
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800193 pvr = get_pvr();
194 ver = PVR_VER(pvr);
Sergei Poselenov793670c2008-05-08 14:17:08 +0200195
Zang Roy-r6191196629cb2006-12-05 16:42:30 +0800196 if (ver & 1){
197 /* e500 v2 core has reset control register */
198 volatile unsigned int * rstcr;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199 rstcr = (volatile unsigned int *)(CONFIG_SYS_IMMR + 0xE00B0);
Wolfgang Denk2f152782007-05-05 18:23:11 +0200200 *rstcr = 0x2; /* HRESET_REQ */
Sergei Poselenov793670c2008-05-08 14:17:08 +0200201 udelay(100);
202 }
203
wdenk42d1f032003-10-15 23:53:47 +0000204 /*
Sergei Poselenov793670c2008-05-08 14:17:08 +0200205 * Fallthrough if the code above failed
wdenk42d1f032003-10-15 23:53:47 +0000206 * Initiate hard reset in debug control register DBCR0
207 * Make sure MSR[DE] = 1
208 */
urwithsughosh@gmail.comdf909682007-09-24 13:32:13 -0400209
Sergei Poselenov793670c2008-05-08 14:17:08 +0200210 msr = mfmsr ();
211 msr |= MSR_DE;
212 mtmsr (msr);
urwithsughosh@gmail.comdf909682007-09-24 13:32:13 -0400213
Sergei Poselenov793670c2008-05-08 14:17:08 +0200214 val = mfspr(DBCR0);
215 val |= 0x70000000;
216 mtspr(DBCR0,val);
217
wdenk42d1f032003-10-15 23:53:47 +0000218 return 1;
219}
220
221
222/*
223 * Get timebase clock frequency
224 */
225unsigned long get_tbclk (void)
226{
James Yang591933c2008-02-08 16:44:53 -0600227 return (gd->bus_clk + 4UL)/8UL;
wdenk42d1f032003-10-15 23:53:47 +0000228}
229
230
231#if defined(CONFIG_WATCHDOG)
232void
233watchdog_reset(void)
234{
235 int re_enable = disable_interrupts();
236 reset_85xx_watchdog();
237 if (re_enable) enable_interrupts();
238}
239
240void
241reset_85xx_watchdog(void)
242{
243 /*
244 * Clear TSR(WIS) bit by writing 1
245 */
246 unsigned long val;
Andy Fleming03b81b42007-04-23 01:44:44 -0500247 val = mfspr(SPRN_TSR);
248 val |= TSR_WIS;
249 mtspr(SPRN_TSR, val);
wdenk42d1f032003-10-15 23:53:47 +0000250}
251#endif /* CONFIG_WATCHDOG */
252
253#if defined(CONFIG_DDR_ECC)
wdenk42d1f032003-10-15 23:53:47 +0000254void dma_init(void) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255 volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000256
257 dma->satr0 = 0x02c40000;
258 dma->datr0 = 0x02c40000;
Andy Fleming03b81b42007-04-23 01:44:44 -0500259 dma->sr0 = 0xfffffff; /* clear any errors */
wdenk42d1f032003-10-15 23:53:47 +0000260 asm("sync; isync; msync");
261 return;
262}
263
264uint dma_check(void) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265 volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000266 volatile uint status = dma->sr0;
267
268 /* While the channel is busy, spin */
269 while((status & 4) == 4) {
270 status = dma->sr0;
271 }
272
Andy Fleming03b81b42007-04-23 01:44:44 -0500273 /* clear MR0[CS] channel start bit */
274 dma->mr0 &= 0x00000001;
275 asm("sync;isync;msync");
276
wdenk42d1f032003-10-15 23:53:47 +0000277 if (status != 0) {
278 printf ("DMA Error: status = %x\n", status);
279 }
280 return status;
281}
282
283int dma_xfer(void *dest, uint count, void *src) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284 volatile ccsr_dma_t *dma = (void *)(CONFIG_SYS_MPC85xx_DMA_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000285
286 dma->dar0 = (uint) dest;
287 dma->sar0 = (uint) src;
288 dma->bcr0 = count;
289 dma->mr0 = 0xf000004;
290 asm("sync;isync;msync");
291 dma->mr0 = 0xf000005;
292 asm("sync;isync;msync");
293 return dma_check();
294}
295#endif
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500296
Sergei Poselenov740280e2008-06-06 15:42:40 +0200297/*
Sergei Poselenov59f63052008-08-15 15:42:11 +0200298 * Configures a UPM. The function requires the respective MxMR to be set
299 * before calling this function. "size" is the number or entries, not a sizeof.
Sergei Poselenov740280e2008-06-06 15:42:40 +0200300 */
301void upmconfig (uint upm, uint * table, uint size)
302{
303 int i, mdr, mad, old_mad = 0;
304 volatile u32 *mxmr;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200305 volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200306 volatile u32 *brp,*orp;
307 volatile u8* dummy = NULL;
308 int upmmask;
309
310 switch (upm) {
311 case UPMA:
312 mxmr = &lbc->mamr;
313 upmmask = BR_MS_UPMA;
314 break;
315 case UPMB:
316 mxmr = &lbc->mbmr;
317 upmmask = BR_MS_UPMB;
318 break;
319 case UPMC:
320 mxmr = &lbc->mcmr;
321 upmmask = BR_MS_UPMC;
322 break;
323 default:
324 printf("%s: Bad UPM index %d to configure\n", __FUNCTION__, upm);
325 hang();
326 }
327
328 /* Find the address for the dummy write transaction */
329 for (brp = &lbc->br0, orp = &lbc->or0, i = 0; i < 8;
330 i++, brp += 2, orp += 2) {
Wolfgang Denke093a242008-06-28 23:34:37 +0200331
Sergei Poselenov740280e2008-06-06 15:42:40 +0200332 /* Look for a valid BR with selected UPM */
Sergei Poselenov59f63052008-08-15 15:42:11 +0200333 if ((in_be32(brp) & (BR_V | BR_MSEL)) == (BR_V | upmmask)) {
334 dummy = (volatile u8*)(in_be32(brp) & BR_BA);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200335 break;
336 }
337 }
338
339 if (i == 8) {
340 printf("Error: %s() could not find matching BR\n", __FUNCTION__);
341 hang();
342 }
343
344 for (i = 0; i < size; i++) {
345 /* 1 */
Sergei Poselenov59f63052008-08-15 15:42:11 +0200346 out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_WARR | i);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200347 /* 2 */
348 out_be32(&lbc->mdr, table[i]);
349 /* 3 */
350 mdr = in_be32(&lbc->mdr);
351 /* 4 */
352 *(volatile u8 *)dummy = 0;
353 /* 5 */
354 do {
Sergei Poselenov59f63052008-08-15 15:42:11 +0200355 mad = in_be32(mxmr) & MxMR_MAD_MSK;
Sergei Poselenov740280e2008-06-06 15:42:40 +0200356 } while (mad <= old_mad && !(!mad && i == (size-1)));
357 old_mad = mad;
358 }
Sergei Poselenov59f63052008-08-15 15:42:11 +0200359 out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_NORM);
Sergei Poselenov740280e2008-06-06 15:42:40 +0200360}
Ben Warrendd354792008-06-23 22:57:27 -0700361
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500362
363/*
364 * Initializes on-chip ethernet controllers.
365 * to override, implement board_eth_init()
Ben Warrendd354792008-06-23 22:57:27 -0700366 */
Ben Warrendd354792008-06-23 22:57:27 -0700367int cpu_eth_init(bd_t *bis)
368{
Ben Warren3456a142008-10-22 23:20:29 -0700369#if defined(CONFIG_ETHER_ON_FCC)
370 fec_initialize(bis);
371#endif
Ben Warren0e8454e2008-10-22 23:32:48 -0700372#if defined(CONFIG_UEC_ETH1)
373 uec_initialize(0);
374#endif
375#if defined(CONFIG_UEC_ETH2)
376 uec_initialize(1);
377#endif
378#if defined(CONFIG_UEC_ETH3)
379 uec_initialize(2);
380#endif
381#if defined(CONFIG_UEC_ETH4)
382 uec_initialize(3);
383#endif
384#if defined(CONFIG_UEC_ETH5)
385 uec_initialize(4);
386#endif
387#if defined(CONFIG_UEC_ETH6)
388 uec_initialize(5);
389#endif
Ben Warren62e15b42008-10-30 22:15:35 -0700390#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500391 tsec_standard_init(bis);
Ben Warrendd354792008-06-23 22:57:27 -0700392#endif
Ben Warrendd354792008-06-23 22:57:27 -0700393 return 0;
394}