blob: 33071ef507b9d99715098dc1348b89f5b4be9cc3 [file] [log] [blame]
Thomas Weber8167af12012-01-28 09:25:46 +00001/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 *
7 * (C) Copyright 2012
8 * Corscience GmbH & Co. KG
9 * Thomas Weber <weber@corscience.de>
10 *
11 * Configuration settings for the Tricorder board.
12 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020013 * SPDX-License-Identifier: GPL-2.0+
Thomas Weber8167af12012-01-28 09:25:46 +000014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
Tom Rini94ba26f2017-01-25 20:42:35 -050019#define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER
Thomas Weber8167af12012-01-28 09:25:46 +000020/*
21 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
22 * 64 bytes before this address should be set aside for u-boot.img's
23 * header. That is 0x800FFFC0--0x80100000 should not be used for any
24 * other needs.
25 */
26#define CONFIG_SYS_TEXT_BASE 0x80100000
27
Thomas Weber8167af12012-01-28 09:25:46 +000028#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menon987ec582015-03-09 17:12:04 -050029#include <asm/arch/omap.h>
Thomas Weber8167af12012-01-28 09:25:46 +000030
Thomas Weber8167af12012-01-28 09:25:46 +000031/* Clock Defines */
32#define V_OSCK 26000000 /* Clock output from T2 */
33#define V_SCLK (V_OSCK >> 1)
34
Thomas Weber8167af12012-01-28 09:25:46 +000035#define CONFIG_MISC_INIT_R
36
37#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
38#define CONFIG_SETUP_MEMORY_TAGS
39#define CONFIG_INITRD_TAG
40#define CONFIG_REVISION_TAG
41
Thomas Weber8167af12012-01-28 09:25:46 +000042/* Size of malloc() pool */
Bernhard Walle36f3aab2012-04-03 00:37:03 +000043#define CONFIG_SYS_MALLOC_LEN (1024*1024)
Thomas Weber8167af12012-01-28 09:25:46 +000044
45/* Hardware drivers */
46
47/* NS16550 Configuration */
Thomas Weber8167af12012-01-28 09:25:46 +000048#define CONFIG_SYS_NS16550_SERIAL
49#define CONFIG_SYS_NS16550_REG_SIZE (-4)
50#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
51
52/* select serial console configuration */
53#define CONFIG_CONS_INDEX 3
54#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
55#define CONFIG_SERIAL3 3
Thomas Weber8167af12012-01-28 09:25:46 +000056#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
57 115200}
58
Thomas Weber8167af12012-01-28 09:25:46 +000059/* I2C */
Heiko Schocher6789e842013-10-22 11:03:18 +020060#define CONFIG_SYS_I2C
61#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
62#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
Heiko Schocher6789e842013-10-22 11:03:18 +020063
Andreas Bießmann459f1da2013-09-06 15:04:52 +020064
65/* EEPROM */
Andreas Bießmann459f1da2013-09-06 15:04:52 +020066#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
67#define CONFIG_SYS_EEPROM_BUS_NUM 1
Thomas Weber8167af12012-01-28 09:25:46 +000068
69/* TWL4030 */
Thomas Weber8167af12012-01-28 09:25:46 +000070#define CONFIG_TWL4030_LED
71
72/* Board NAND Info */
Thomas Weber8167af12012-01-28 09:25:46 +000073#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Andreas Bießmann5c68f122013-09-06 15:04:47 +020074#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
75#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \
76 "128k(SPL)," \
77 "1m(u-boot)," \
78 "384k(u-boot-env1)," \
79 "1152k(mtdoops)," \
80 "384k(u-boot-env2)," \
81 "5m(kernel)," \
82 "2m(fdt)," \
83 "-(ubi)"
Thomas Weber8167af12012-01-28 09:25:46 +000084
85#define CONFIG_NAND_OMAP_GPMC
86#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
87 /* to access nand */
88#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
89 /* to access nand at */
90 /* CS0 */
Thomas Weber8167af12012-01-28 09:25:46 +000091#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
92 /* devices */
Prabhakar Kushwaha68ec9c82013-10-04 13:47:58 +053093#define CONFIG_SYS_NAND_MAX_OOBFREE 2
94#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Thomas Weber8167af12012-01-28 09:25:46 +000095
Thomas Weber8167af12012-01-28 09:25:46 +000096/* needed for ubi */
Thomas Weber8167af12012-01-28 09:25:46 +000097#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
98#define CONFIG_MTD_PARTITIONS
99
Andreas Bießmannec246452013-09-06 15:04:50 +0200100/* Environment information (this is the common part) */
Thomas Weber8167af12012-01-28 09:25:46 +0000101
Thomas Weber8167af12012-01-28 09:25:46 +0000102
Andreas Bießmann89088052013-09-06 15:04:53 +0200103/* hang() the board on panic() */
104#define CONFIG_PANIC_HANG
105
Andreas Bießmannec246452013-09-06 15:04:50 +0200106/* environment placement (for NAND), is different for FLASHCARD but does not
107 * harm there */
108#define CONFIG_ENV_OFFSET 0x120000 /* env start */
109#define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */
110#define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */
111#define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */
112
Andreas Bießmann0dff13a2013-09-06 15:04:48 +0200113/* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend
114 * value can not be used here! */
115#define CONFIG_LOADADDR 0x82000000
116
Andreas Bießmannec246452013-09-06 15:04:50 +0200117#define CONFIG_COMMON_ENV_SETTINGS \
Thomas Weber8167af12012-01-28 09:25:46 +0000118 "console=ttyO2,115200n8\0" \
Thomas Weber56059792012-02-13 03:16:53 +0000119 "mmcdev=0\0" \
Thomas Weber83976f12013-09-06 15:04:46 +0200120 "vram=3M\0" \
Thomas Weber8167af12012-01-28 09:25:46 +0000121 "defaultdisplay=lcd\0" \
Andreas Bießmannec246452013-09-06 15:04:50 +0200122 "kernelopts=mtdoops.mtddev=3\0" \
Andreas Bießmanndeac6d62013-09-06 15:04:51 +0200123 "mtdparts=" MTDPARTS_DEFAULT "\0" \
124 "mtdids=" MTDIDS_DEFAULT "\0" \
Thomas Weber8167af12012-01-28 09:25:46 +0000125 "commonargs=" \
126 "setenv bootargs console=${console} " \
Andreas Bießmann5c68f122013-09-06 15:04:47 +0200127 "${mtdparts} " \
Andreas Bießmannec246452013-09-06 15:04:50 +0200128 "${kernelopts} " \
129 "vt.global_cursor_default=0 " \
Thomas Weber8167af12012-01-28 09:25:46 +0000130 "vram=${vram} " \
Andreas Bießmannec246452013-09-06 15:04:50 +0200131 "omapdss.def_disp=${defaultdisplay}\0"
132
133#define CONFIG_BOOTCOMMAND "run autoboot"
134
135/* specific environment settings for different use cases
136 * FLASHCARD: used to run a rdimage from sdcard to program the device
137 * 'NORMAL': used to boot kernel from sdcard, nand, ...
138 *
139 * The main aim for the FLASHCARD skin is to have an embedded environment
140 * which will not be influenced by any data already on the device.
141 */
142#ifdef CONFIG_FLASHCARD
Andreas Bießmannec246452013-09-06 15:04:50 +0200143/* the rdaddr is 16 MiB before the loadaddr */
144#define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0"
145
146#define CONFIG_EXTRA_ENV_SETTINGS \
147 CONFIG_COMMON_ENV_SETTINGS \
148 CONFIG_ENV_RDADDR \
149 "autoboot=" \
Andreas Bießmannec246452013-09-06 15:04:50 +0200150 "run commonargs; " \
151 "setenv bootargs ${bootargs} " \
152 "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \
153 "rdinit=/sbin/init; " \
154 "mmc dev ${mmcdev}; mmc rescan; " \
155 "fatload mmc ${mmcdev} ${loadaddr} uImage; " \
156 "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \
157 "bootm ${loadaddr} ${rdaddr}\0"
158
159#else /* CONFIG_FLASHCARD */
160
161#define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
162
Andreas Bießmannec246452013-09-06 15:04:50 +0200163#define CONFIG_EXTRA_ENV_SETTINGS \
164 CONFIG_COMMON_ENV_SETTINGS \
Thomas Weber8167af12012-01-28 09:25:46 +0000165 "mmcargs=" \
166 "run commonargs; " \
167 "setenv bootargs ${bootargs} " \
168 "root=/dev/mmcblk0p2 " \
Andreas Bießmannec246452013-09-06 15:04:50 +0200169 "rootwait " \
170 "rw\0" \
Thomas Weber8167af12012-01-28 09:25:46 +0000171 "nandargs=" \
172 "run commonargs; " \
173 "setenv bootargs ${bootargs} " \
Bernhard Walle008ec952012-04-03 00:37:04 +0000174 "root=ubi0:root " \
Andreas Bießmann5c68f122013-09-06 15:04:47 +0200175 "ubi.mtd=7 " \
Thomas Weber8167af12012-01-28 09:25:46 +0000176 "rootfstype=ubifs " \
Andreas Bießmannec246452013-09-06 15:04:50 +0200177 "ro\0" \
Thomas Weber56059792012-02-13 03:16:53 +0000178 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Thomas Weber8167af12012-01-28 09:25:46 +0000179 "bootscript=echo Running bootscript from mmc ...; " \
180 "source ${loadaddr}\0" \
Thomas Weber56059792012-02-13 03:16:53 +0000181 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Thomas Weber8167af12012-01-28 09:25:46 +0000182 "mmcboot=echo Booting from mmc ...; " \
183 "run mmcargs; " \
184 "bootm ${loadaddr}\0" \
Andreas Bießmanndeac6d62013-09-06 15:04:51 +0200185 "loaduimage_ubi=ubi part ubi; " \
Joe Hershberger949a7712012-11-01 16:54:18 +0000186 "ubifsmount ubi:root; " \
Bernhard Walle008ec952012-04-03 00:37:04 +0000187 "ubifsload ${loadaddr} /boot/uImage\0" \
Andreas Bießmanneadbdf92013-09-06 15:04:57 +0200188 "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \
Thomas Weber8167af12012-01-28 09:25:46 +0000189 "nandboot=echo Booting from nand ...; " \
190 "run nandargs; " \
Andreas Bießmanneadbdf92013-09-06 15:04:57 +0200191 "run loaduimage_nand; " \
Thomas Weber8167af12012-01-28 09:25:46 +0000192 "bootm ${loadaddr}\0" \
Andrew Bradford66968112012-10-01 05:06:52 +0000193 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
Thomas Weber8167af12012-01-28 09:25:46 +0000194 "if run loadbootscript; then " \
195 "run bootscript; " \
196 "else " \
197 "if run loaduimage; then " \
198 "run mmcboot; " \
199 "else run nandboot; " \
200 "fi; " \
201 "fi; " \
202 "else run nandboot; fi\0"
203
Andreas Bießmannec246452013-09-06 15:04:50 +0200204#endif /* CONFIG_FLASHCARD */
Thomas Weber8167af12012-01-28 09:25:46 +0000205
206/* Miscellaneous configurable options */
207#define CONFIG_SYS_LONGHELP /* undef to save memory */
Andreas Bießmannec246452013-09-06 15:04:50 +0200208#define CONFIG_CMDLINE_EDITING /* enable cmdline history */
Thomas Weber8167af12012-01-28 09:25:46 +0000209#define CONFIG_AUTO_COMPLETE
Thomas Weber8167af12012-01-28 09:25:46 +0000210#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Thomas Weber8167af12012-01-28 09:25:46 +0000211
Thomas Weber69df69d2013-09-06 15:04:56 +0200212#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000)
Thomas Weber8167af12012-01-28 09:25:46 +0000213#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Thomas Weber69df69d2013-09-06 15:04:56 +0200214 0x07000000) /* 112 MB */
Thomas Weber8167af12012-01-28 09:25:46 +0000215
216#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000)
217
218/*
219 * OMAP3 has 12 GP timers, they can be driven by the system clock
220 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
221 * This rate is divided by a local divisor.
222 */
223#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
224#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Thomas Weber8167af12012-01-28 09:25:46 +0000225
Thomas Weber8167af12012-01-28 09:25:46 +0000226/* Physical Memory Map */
227#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
228#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Thomas Weber8167af12012-01-28 09:25:46 +0000229#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
230
231/* NAND and environment organization */
Thomas Weber8167af12012-01-28 09:25:46 +0000232#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
233
Thomas Weber8167af12012-01-28 09:25:46 +0000234#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
235#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
236#define CONFIG_SYS_INIT_RAM_SIZE 0x800
237#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
238 CONFIG_SYS_INIT_RAM_SIZE - \
239 GENERATED_GBL_DATA_SIZE)
240
241/* SRAM config */
242#define CONFIG_SYS_SRAM_START 0x40200000
243#define CONFIG_SYS_SRAM_SIZE 0x10000
244
245/* Defines for SPL */
Tom Rini47f7bca2012-08-13 12:03:19 -0700246#define CONFIG_SPL_FRAMEWORK
Thomas Weber8167af12012-01-28 09:25:46 +0000247#define CONFIG_SPL_NAND_SIMPLE
248
Scott Wood6f2f01b2012-09-20 19:09:07 -0500249#define CONFIG_SPL_NAND_BASE
250#define CONFIG_SPL_NAND_DRIVERS
251#define CONFIG_SPL_NAND_ECC
Guillaume GARDET205b4f32014-10-15 17:53:11 +0200252#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Paul Kocialkowskie2ccdf82014-11-08 23:14:55 +0100253#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Thomas Weber8167af12012-01-28 09:25:46 +0000254
255#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinifa2f81b2016-08-26 13:30:43 -0400256#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
257 CONFIG_SPL_TEXT_BASE)
Thomas Weber8167af12012-01-28 09:25:46 +0000258
259#define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/
260#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
261
262/* NAND boot config */
263#define CONFIG_SYS_NAND_5_ADDR_CYCLE
264#define CONFIG_SYS_NAND_PAGE_COUNT 64
265#define CONFIG_SYS_NAND_PAGE_SIZE 2048
266#define CONFIG_SYS_NAND_OOBSIZE 64
267#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
268#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
Andreas Bießmann1b824912014-04-10 12:52:52 +0200269#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
270 13, 14, 16, 17, 18, 19, 20, 21, 22, \
271 23, 24, 25, 26, 27, 28, 30, 31, 32, \
272 33, 34, 35, 36, 37, 38, 39, 40, 41, \
273 42, 44, 45, 46, 47, 48, 49, 50, 51, \
274 52, 53, 54, 55, 56}
Thomas Weber8167af12012-01-28 09:25:46 +0000275
276#define CONFIG_SYS_NAND_ECCSIZE 512
Andreas Bießmann616cf602013-04-02 06:05:58 +0000277#define CONFIG_SYS_NAND_ECCBYTES 13
pekon gupta3f719062013-11-18 19:03:01 +0530278#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
Thomas Weber8167af12012-01-28 09:25:46 +0000279
Thomas Weber8167af12012-01-28 09:25:46 +0000280#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
281
Andreas Bießmann5c68f122013-09-06 15:04:47 +0200282#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
283#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000
Thomas Weber8167af12012-01-28 09:25:46 +0000284
285#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
286#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
287
Thomas Weber69df69d2013-09-06 15:04:56 +0200288#define CONFIG_SYS_ALT_MEMTEST
289#define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000
Thomas Weber8167af12012-01-28 09:25:46 +0000290#endif /* __CONFIG_H */