blob: 2095fe68796cfd39f176aa7c6d20b0898b74348f [file] [log] [blame]
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02001/*
2 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9M10G45EK board(and AT91SAM9G45EKES).
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000014#include <asm/hardware.h>
15
Bo Shen77461a62013-08-13 14:50:49 +080016#define CONFIG_SYS_TEXT_BASE 0x73f00000
17
Jens Scharsig425de622010-02-03 22:45:42 +010018#define CONFIG_AT91_LEGACY
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000019#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Jens Scharsig425de622010-02-03 22:45:42 +010020
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020021/* ARM asynchronous clock */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000022#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
23#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020024
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000025#define CONFIG_AT91SAM9M10G45EK
26#define CONFIG_AT91FAMILY
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020027
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000028#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
29#define CONFIG_SETUP_MEMORY_TAGS
30#define CONFIG_INITRD_TAG
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020031#define CONFIG_SKIP_LOWLEVEL_INIT
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000032#define CONFIG_BOARD_EARLY_INIT_F
33#define CONFIG_DISPLAY_CPUINFO
34
Nicolas Ferref9129fe2013-02-20 00:16:24 +000035#define CONFIG_CMD_BOOTZ
Bo Shendc3e30b2012-09-04 23:22:55 +000036#define CONFIG_OF_LIBFDT
37
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000038/* general purpose I/O */
39#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
40#define CONFIG_AT91_GPIO
41#define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */
42
43/* serial console */
44#define CONFIG_ATMEL_USART
45#define CONFIG_USART_BASE ATMEL_BASE_DBGU
46#define CONFIG_USART_ID ATMEL_ID_SYS
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020047
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020048/* LCD */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000049#define CONFIG_LCD
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020050#define LCD_BPP LCD_COLOR8
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000051#define CONFIG_LCD_LOGO
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020052#undef LCD_TEST_PATTERN
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000053#define CONFIG_LCD_INFO
54#define CONFIG_LCD_INFO_BELOW_LOGO
55#define CONFIG_SYS_WHITE_ON_BLACK
56#define CONFIG_ATMEL_LCD
57#define CONFIG_ATMEL_LCD_RGB565
58#define CONFIG_SYS_CONSOLE_IS_IN_ENV
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020059/* board specific(not enough SRAM) */
60#define CONFIG_AT91SAM9G45_LCD_BASE 0x73E00000
61
62/* LED */
63#define CONFIG_AT91_LED
64#define CONFIG_RED_LED AT91_PIN_PD31 /* this is the user1 led */
65#define CONFIG_GREEN_LED AT91_PIN_PD0 /* this is the user2 led */
66
67#define CONFIG_BOOTDELAY 3
68
69/*
70 * BOOTP options
71 */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000072#define CONFIG_BOOTP_BOOTFILESIZE
73#define CONFIG_BOOTP_BOOTPATH
74#define CONFIG_BOOTP_GATEWAY
75#define CONFIG_BOOTP_HOSTNAME
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020076
77/*
78 * Command line configuration.
79 */
80#include <config_cmd_default.h>
81#undef CONFIG_CMD_BDI
82#undef CONFIG_CMD_FPGA
83#undef CONFIG_CMD_IMI
84#undef CONFIG_CMD_IMLS
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020085#undef CONFIG_CMD_LOADS
86
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000087#define CONFIG_CMD_PING
88#define CONFIG_CMD_DHCP
89#define CONFIG_CMD_NAND
90#define CONFIG_CMD_USB
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020091
92/* SDRAM */
93#define CONFIG_NR_DRAM_BANKS 1
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000094#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS6
95#define CONFIG_SYS_SDRAM_SIZE 0x08000000
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020096
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000097#define CONFIG_SYS_INIT_SP_ADDR \
98 (CONFIG_SYS_SDRAM_BASE + 4 * 1024 - GENERATED_GBL_DATA_SIZE)
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020099
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000100/* No NOR flash */
101#define CONFIG_SYS_NO_FLASH
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200102
103/* NAND flash */
104#ifdef CONFIG_CMD_NAND
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200105#define CONFIG_NAND_ATMEL
106#define CONFIG_SYS_MAX_NAND_DEVICE 1
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000107#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
108#define CONFIG_SYS_NAND_DBW_8
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200109/* our ALE is AD21 */
110#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
111/* our CLE is AD22 */
112#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
113#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
114#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC8
Wolfgang Denk2eb99ca2009-07-18 21:52:24 +0200115
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200116#endif
117
118/* Ethernet */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000119#define CONFIG_MACB
120#define CONFIG_RMII
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200121#define CONFIG_NET_RETRY_COUNT 20
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000122#define CONFIG_RESET_PHY_R
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200123
124/* USB */
Bo Shene1edd062012-06-27 21:24:10 +0000125#define CONFIG_USB_EHCI
126#define CONFIG_USB_EHCI_ATMEL
127#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000128#define CONFIG_DOS_PARTITION
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000129#define CONFIG_USB_STORAGE
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200130
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000131#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200132
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000133#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
134#define CONFIG_SYS_MEMTEST_END 0x23e00000
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200135
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000136/* bootstrap + u-boot + env in nandflash */
137#define CONFIG_ENV_IS_IN_NAND
Bo Shen0c58cfa2013-02-20 00:16:25 +0000138#define CONFIG_ENV_OFFSET 0xc0000
139#define CONFIG_ENV_OFFSET_REDUND 0x100000
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000140#define CONFIG_ENV_SIZE 0x20000
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200141
Bo Shen0c58cfa2013-02-20 00:16:25 +0000142#define CONFIG_BOOTCOMMAND \
143 "nand read 0x70000000 0x200000 0x300000;" \
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000144 "bootm 0x70000000"
145#define CONFIG_BOOTARGS \
146 "console=ttyS0,115200 earlyprintk " \
Bo Shen0c58cfa2013-02-20 00:16:25 +0000147 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
148 "256k(env),256k(env_redundant),256k(spare)," \
149 "512k(dtb),6M(kernel)ro,-(rootfs) " \
150 "root=/dev/mtdblock7 rw rootfstype=jffs2"
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200151
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000152#define CONFIG_BAUDRATE 115200
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200153
154#define CONFIG_SYS_PROMPT "U-Boot> "
155#define CONFIG_SYS_CBSIZE 256
156#define CONFIG_SYS_MAXARGS 16
157#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +0000158#define CONFIG_SYS_LONGHELP
159#define CONFIG_CMDLINE_EDITING
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200160#define CONFIG_AUTO_COMPLETE
161#define CONFIG_SYS_HUSH_PARSER
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200162
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200163/*
164 * Size of malloc() pool
165 */
166#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200167
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200168#endif