blob: 6bcd5220400ca534840a1c0ea98425b0c0070caf [file] [log] [blame]
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +02001/*
2 * SPI flash internal definitions
3 *
4 * Copyright (C) 2008 Atmel Corporation
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +05305 * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
6 *
Jagannadha Sutradharudu Teki0c88a842013-10-10 22:32:55 +05307 * SPDX-License-Identifier: GPL-2.0+
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +02008 */
9
Jagannadha Sutradharudu Teki469146c2013-10-10 22:14:09 +053010#ifndef _SF_INTERNAL_H_
11#define _SF_INTERNAL_H_
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +020012
Jagannadha Sutradharudu Tekiff063ed2014-01-11 16:50:45 +053013#define SPI_FLASH_3B_ADDR_LEN 3
14#define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN)
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053015#define SPI_FLASH_16MB_BOUN 0x1000000
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +020016
Jagannadha Sutradharudu Tekid08a1ba2013-12-26 13:54:57 +053017/* CFI Manufacture ID's */
18#define SPI_FLASH_CFI_MFR_SPANSION 0x01
19#define SPI_FLASH_CFI_MFR_STMICRO 0x20
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +053020#define SPI_FLASH_CFI_MFR_MACRONIX 0xc2
Jagannadha Sutradharudu Tekid08a1ba2013-12-26 13:54:57 +053021#define SPI_FLASH_CFI_MFR_WINBOND 0xef
22
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053023/* Erase commands */
24#define CMD_ERASE_4K 0x20
25#define CMD_ERASE_32K 0x52
26#define CMD_ERASE_CHIP 0xc7
27#define CMD_ERASE_64K 0xd8
28
29/* Write commands */
Mike Frysingerb4c87d62012-01-28 16:26:03 -080030#define CMD_WRITE_STATUS 0x01
Mike Frysingerd4aa5002011-04-25 06:58:29 +000031#define CMD_PAGE_PROGRAM 0x02
Mike Frysinger66ecb7c2011-04-25 06:59:53 +000032#define CMD_WRITE_DISABLE 0x04
Mike Frysinger61630452011-01-10 02:20:12 -050033#define CMD_READ_STATUS 0x05
Jagannadha Sutradharudu Teki3163aaa2014-01-11 15:13:11 +053034#define CMD_QUAD_PAGE_PROGRAM 0x32
Mike Frysingerffdb20b2013-12-03 16:43:27 -070035#define CMD_READ_STATUS1 0x35
Mike Frysingere7b44ed2011-01-10 02:20:13 -050036#define CMD_WRITE_ENABLE 0x06
Jagannadha Sutradharudu Tekice22b922013-10-07 19:34:56 +053037#define CMD_READ_CONFIG 0x35
38#define CMD_FLAG_STATUS 0x70
Mike Frysinger61630452011-01-10 02:20:12 -050039
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053040/* Read commands */
41#define CMD_READ_ARRAY_SLOW 0x03
42#define CMD_READ_ARRAY_FAST 0x0b
Jagannadha Sutradharudu Teki4e09cc12014-01-11 15:10:28 +053043#define CMD_READ_DUAL_OUTPUT_FAST 0x3b
44#define CMD_READ_DUAL_IO_FAST 0xbb
Jagannadha Sutradharudu Teki3163aaa2014-01-11 15:13:11 +053045#define CMD_READ_QUAD_OUTPUT_FAST 0x6b
Jagannadha Sutradharudu Tekic4ba0d82013-12-24 15:24:31 +053046#define CMD_READ_QUAD_IO_FAST 0xeb
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053047#define CMD_READ_ID 0x9f
Jagannadha Sutradharudu Tekie612ddf2013-06-19 15:37:09 +053048
Jagannadha Sutradharudu Tekicf6b11d2013-06-19 15:31:23 +053049/* Bank addr access commands */
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053050#ifdef CONFIG_SPI_FLASH_BAR
Jagannadha Sutradharudu Teki1dcd6d02013-06-19 15:33:58 +053051# define CMD_BANKADDR_BRWR 0x17
52# define CMD_BANKADDR_BRRD 0x16
53# define CMD_EXTNADDR_WREAR 0xC5
54# define CMD_EXTNADDR_RDEAR 0xC8
55#endif
Jagannadha Sutradharudu Tekicf6b11d2013-06-19 15:31:23 +053056
Mike Frysinger61630452011-01-10 02:20:12 -050057/* Common status */
Jagannadha Sutradharudu Teki2ba863f2014-01-12 21:38:21 +053058#define STATUS_WIP (1 << 0)
Jagannadha Sutradharudu Tekid08a1ba2013-12-26 13:54:57 +053059#define STATUS_QEB_WINSPAN (1 << 1)
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +053060#define STATUS_QEB_MXIC (1 << 6)
Jagannadha Sutradharudu Teki2ba863f2014-01-12 21:38:21 +053061#define STATUS_PEC (1 << 7)
Mike Frysinger61630452011-01-10 02:20:12 -050062
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053063/* Flash timeout values */
64#define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ)
65#define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ)
66#define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ)
67
68/* SST specific */
69#ifdef CONFIG_SPI_FLASH_SST
70# define SST_WP 0x01 /* Supports AAI word program */
Jagannadha Sutradharudu Tekice22b922013-10-07 19:34:56 +053071# define CMD_SST_BP 0x02 /* Byte Program */
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053072# define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */
73
74int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len,
75 const void *buf);
76#endif
77
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +020078/* Send a single-byte command to the device and read the response */
79int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len);
80
81/*
82 * Send a multi-byte command to the device and read the response. Used
83 * for flash array reads, etc.
84 */
85int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
86 size_t cmd_len, void *data, size_t data_len);
87
88/*
89 * Send a multi-byte command to the device followed by (optional)
90 * data. Used for programming the flash array, etc.
91 */
92int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
93 const void *data, size_t data_len);
94
Mike Frysingerd4aa5002011-04-25 06:58:29 +000095
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +053096/* Flash erase(sectors) operation, support all possible erase commands */
97int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len);
Jagannadha Sutradharudu Teki10ca45d2013-10-02 19:34:53 +053098
Jagannadha Sutradharudu Teki9f4322f2013-12-30 22:16:23 +053099/* Read the status register */
100int spi_flash_cmd_read_status(struct spi_flash *flash, u8 *rs);
101
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530102/* Program the status register */
Jagannadha Sutradharudu Teki2ba863f2014-01-12 21:38:21 +0530103int spi_flash_cmd_write_status(struct spi_flash *flash, u8 ws);
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530104
Jagannadha Sutradharudu Teki9f4322f2013-12-30 22:16:23 +0530105/* Read the config register */
106int spi_flash_cmd_read_config(struct spi_flash *flash, u8 *rc);
Jagannadha Sutradharudu Teki06795122013-12-26 14:13:36 +0530107
Jagannadha Sutradharudu Teki9f4322f2013-12-30 22:16:23 +0530108/* Program the config register */
109int spi_flash_cmd_write_config(struct spi_flash *flash, u8 wc);
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530110
111/* Enable writing on the SPI flash */
Mike Frysinger2744a4e2011-04-23 23:05:55 +0000112static inline int spi_flash_cmd_write_enable(struct spi_flash *flash)
113{
114 return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0);
115}
116
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530117/* Disable writing on the SPI flash */
Mike Frysinger66ecb7c2011-04-25 06:59:53 +0000118static inline int spi_flash_cmd_write_disable(struct spi_flash *flash)
119{
120 return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0);
121}
122
123/*
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530124 * Send the read status command to the device and wait for the wip
125 * (write-in-progress) bit to clear itself.
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +0200126 */
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530127int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout);
128
Jagannadha Sutradharudu Tekiacc23752013-06-21 19:19:00 +0530129/*
130 * Used for spi_flash write operation
131 * - SPI claim
132 * - spi_flash_cmd_write_enable
133 * - spi_flash_cmd_write
134 * - spi_flash_cmd_wait_ready
135 * - SPI release
136 */
137int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
138 size_t cmd_len, const void *buf, size_t buf_len);
Mike Frysinger61630452011-01-10 02:20:12 -0500139
140/*
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530141 * Flash write operation, support all possible write commands.
142 * Write the requested data out breaking it up into multiple write
143 * commands as needed per the write size.
Mike Frysinger61630452011-01-10 02:20:12 -0500144 */
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530145int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset,
146 size_t len, const void *buf);
Mike Frysinger61630452011-01-10 02:20:12 -0500147
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +0530148/*
149 * Same as spi_flash_cmd_read() except it also claims/releases the SPI
150 * bus. Used as common part of the ->read() operation.
151 */
152int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
153 size_t cmd_len, void *data, size_t data_len);
154
155/* Flash read operation, support all possible read commands */
156int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset,
157 size_t len, void *data);
158
Jagannadha Sutradharudu Teki469146c2013-10-10 22:14:09 +0530159#endif /* _SF_INTERNAL_H_ */