blob: e89b5a3fb0ee57bf0c24343c2970d416994bec5e [file] [log] [blame]
Sergei Poselenov5d108ac2008-04-30 11:42:50 +02001/*
2 * (C) Copyright 2008
3 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
4 *
5 * Wolfgang Denk <wd@denx.de>
6 * Copyright 2004 Freescale Semiconductor.
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/*
30 * Socrates
31 */
32
33#ifndef __CONFIG_H
34#define __CONFIG_H
35
u-boot@bugs.denx.dee99b6072008-09-11 15:40:01 +020036/* new uImage format support */
37#define CONFIG_FIT 1
38#define CONFIG_OF_LIBFDT 1
39#define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
40
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020041/* High Level Configuration Options */
42#define CONFIG_BOOKE 1 /* BOOKE */
43#define CONFIG_E500 1 /* BOOKE e500 family */
44#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
45#define CONFIG_MPC8544 1
46#define CONFIG_SOCRATES 1
47
48#define CONFIG_PCI
49
50#define CONFIG_TSEC_ENET /* tsec ethernet support */
51
52#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
Detlev Zundel3e79b582008-08-15 15:42:12 +020053#define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020054
55#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
56
57/*
58 * Only possible on E500 Version 2 or newer cores.
59 */
60#define CONFIG_ENABLE_36BIT_PHYS 1
61
62/*
63 * sysclk for MPC85xx
64 *
65 * Two valid values are:
66 * 33000000
67 * 66000000
68 *
69 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
70 * is likely the desired value here, so that is now the default.
71 * The board, however, can run at 66MHz. In any event, this value
72 * must match the settings of some switches. Details can be found
73 * in the README.mpc85xxads.
74 */
75
76#ifndef CONFIG_SYS_CLK_FREQ
77#define CONFIG_SYS_CLK_FREQ 66666666
78#endif
79
80/*
81 * These can be toggled for performance analysis, otherwise use default.
82 */
83#define CONFIG_L2_CACHE /* toggle L2 cache */
84#define CONFIG_BTB /* toggle branch predition */
85#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
86
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020088
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
90#define CONFIG_SYS_MEMTEST_START 0x00400000
91#define CONFIG_SYS_MEMTEST_END 0x00C00000
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020092
93/*
94 * Base addresses -- Note these are effective addresses where the
95 * actual resources get mapped (not physical addresses)
96 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
98#define CONFIG_SYS_CCSRBAR 0xE0000000 /* relocated CCSRBAR */
99#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
100#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200101
Kumar Galabe0bd822008-08-26 22:56:56 -0500102/* DDR Setup */
103#define CONFIG_FSL_DDR2
104#undef CONFIG_FSL_DDR_INTERACTIVE
105#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
106#define CONFIG_DDR_SPD
107
108#undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
109#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
112#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galabe0bd822008-08-26 22:56:56 -0500113#define CONFIG_VERY_BIG_RAM
114
115#define CONFIG_NUM_DDR_CONTROLLERS 1
116#define CONFIG_DIMM_SLOTS_PER_CTLR 1
117#define CONFIG_CHIP_SELECTS_PER_CTRL 2
118
119/* I2C addresses of SPD EEPROMs */
Anatolij Gustschin562788b2008-09-17 11:45:51 +0200120#define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200121
122#define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
123
124/* Hardcoded values, to use instead of SPD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
126#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
127#define CONFIG_SYS_DDR_TIMING_0 0x00260802
128#define CONFIG_SYS_DDR_TIMING_1 0x3935D322
129#define CONFIG_SYS_DDR_TIMING_2 0x14904CC8
130#define CONFIG_SYS_DDR_MODE 0x00480432
131#define CONFIG_SYS_DDR_INTERVAL 0x030C0100
132#define CONFIG_SYS_DDR_CONFIG_2 0x04400000
133#define CONFIG_SYS_DDR_CONFIG 0xC3008000
134#define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000
135#define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200136
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200137/*
138 * Flash on the LocalBus
139 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_FLASH0 0xFE000000
143#define CONFIG_SYS_FLASH1 0xFC000000
144#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
147#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */
150#define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */
151#define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */
152#define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200155#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
158#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
159#undef CONFIG_SYS_FLASH_CHECKSUM
160#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
161#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
166#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
167#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
168#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_INIT_RAM_LOCK 1
171#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
172#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End used area in RAM */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200173
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data*/
175#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
176#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256kB for Mon */
179#define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */
Detlev Zundel3e79b582008-08-15 15:42:12 +0200180
181/* FPGA and NAND */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_FPGA_BASE 0xc0000000
183#define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */
184#define CONFIG_SYS_HMI_BASE 0xc0010000
185#define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */
186#define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */
Detlev Zundel3e79b582008-08-15 15:42:12 +0200187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70)
189#define CONFIG_SYS_MAX_NAND_DEVICE 1
Detlev Zundel3e79b582008-08-15 15:42:12 +0200190#define NAND_MAX_CHIPS 1
191#define CONFIG_CMD_NAND
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200192
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200193/* LIME GDC */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_LIME_BASE 0xc8000000
195#define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */
196#define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */
197#define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200198
199#define CONFIG_VIDEO
200#define CONFIG_VIDEO_MB862xx
201#define CONFIG_CFB_CONSOLE
202#define CONFIG_VIDEO_LOGO
203#define CONFIG_VIDEO_BMP_LOGO
204#define CONFIG_CONSOLE_EXTRA_INFO
205#define VIDEO_FB_16BPP_PIXEL_SWAP
206#define CONFIG_VGA_AS_SINGLE_DEVICE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_CONSOLE_IS_IN_ENV
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200208#define CONFIG_VIDEO_SW_CURSOR
209#define CONFIG_SPLASH_SCREEN
210#define CONFIG_VIDEO_BMP_GZIP
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200212
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200213/* Serial Port */
214
215#define CONFIG_CONS_INDEX 1
216#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_NS16550
218#define CONFIG_SYS_NS16550_SERIAL
219#define CONFIG_SYS_NS16550_REG_SIZE 1
220#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200221
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
223#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200224
225#define CONFIG_BAUDRATE 115200
226
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_BAUDRATE_TABLE \
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200228 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
229
230#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
232#ifdef CONFIG_SYS_HUSH_PARSER
233#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200234#endif
235
236
237/*
238 * I2C
239 */
240#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
241#define CONFIG_HARD_I2C /* I2C with hardware support */
242#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_I2C_SPEED 102124 /* I2C speed and slave address */
244#define CONFIG_SYS_I2C_SLAVE 0x7F
245#define CONFIG_SYS_I2C_OFFSET 0x3000
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200246
Detlev Zundel3e79b582008-08-15 15:42:12 +0200247#define CONFIG_I2C_MULTI_BUS
248#define CONFIG_I2C_CMD_TREE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_I2C2_OFFSET 0x3100
Detlev Zundel3e79b582008-08-15 15:42:12 +0200250
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200251/* I2C RTC */
Sergei Poselenove18575d2008-05-07 15:10:49 +0200252#define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200254
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200255/* I2C W83782G HW-Monitoring IC */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200257
Sergei Poselenov2f7468a2008-05-27 10:36:07 +0200258/* I2C temp sensor */
259/* Socrates uses Maxim's DS75, which is compatible with LM75 */
260#define CONFIG_DTT_LM75 1
261#define CONFIG_DTT_SENSORS {4} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_DTT_MAX_TEMP 125
263#define CONFIG_SYS_DTT_LOW_TEMP -55
264#define CONFIG_SYS_DTT_HYSTERESIS 3
265#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
Sergei Poselenov2f7468a2008-05-27 10:36:07 +0200266
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200267/*
268 * General PCI
269 * Memory space is mapped 1-1.
270 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200272
Sergei Poselenov5e1882d2008-05-27 13:47:00 +0200273/* PCI is clocked by the external source at 33 MHz */
274#define CONFIG_PCI_CLK_FREQ 33000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
276#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
277#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
278#define CONFIG_SYS_PCI1_IO_BASE 0xE2000000
279#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
280#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200281
282#if defined(CONFIG_PCI)
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200283#define CONFIG_PCI_PNP /* do pci plug-and-play */
Sergei Poselenovd39e6852008-06-06 15:42:39 +0200284#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200285#endif /* CONFIG_PCI */
286
287
288#define CONFIG_NET_MULTI 1
289#define CONFIG_MII 1 /* MII PHY management */
290#define CONFIG_TSEC1 1
291#define CONFIG_TSEC1_NAME "TSEC0"
Sergei Poselenov2f845dc2008-05-08 17:46:23 +0200292#define CONFIG_TSEC3 1
293#define CONFIG_TSEC3_NAME "TSEC1"
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200294#undef CONFIG_MPC85XX_FEC
295
296#define TSEC1_PHY_ADDR 0
Sergei Poselenov2f845dc2008-05-08 17:46:23 +0200297#define TSEC3_PHY_ADDR 1
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200298
299#define TSEC1_PHYIDX 0
Sergei Poselenov2f845dc2008-05-08 17:46:23 +0200300#define TSEC3_PHYIDX 0
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200301#define TSEC1_FLAGS TSEC_GIGABIT
Sergei Poselenov2f845dc2008-05-08 17:46:23 +0200302#define TSEC3_FLAGS TSEC_GIGABIT
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200303
Sergei Poselenov2f845dc2008-05-08 17:46:23 +0200304/* Options are: TSEC[0,1] */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200305#define CONFIG_ETHPRIME "TSEC0"
306#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
307
Sergei Poselenove18575d2008-05-07 15:10:49 +0200308#define CONFIG_HAS_ETH0
309#define CONFIG_HAS_ETH1
310
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200311/*
312 * Environment
313 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200314#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200315#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200317#define CONFIG_ENV_SIZE 0x4000
318#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
319#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200320
321#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200323
324#define CONFIG_TIMESTAMP /* Print image info with ts */
325
326
327/*
328 * BOOTP options
329 */
330#define CONFIG_BOOTP_BOOTFILESIZE
331#define CONFIG_BOOTP_BOOTPATH
332#define CONFIG_BOOTP_GATEWAY
333#define CONFIG_BOOTP_HOSTNAME
334
335
336/*
337 * Command line configuration.
338 */
339#include <config_cmd_default.h>
340
341#define CONFIG_CMD_DATE
342#define CONFIG_CMD_DHCP
Sergei Poselenov2f7468a2008-05-27 10:36:07 +0200343#define CONFIG_CMD_DTT
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200344#undef CONFIG_CMD_EEPROM
345#define CONFIG_CMD_I2C
Detlev Zundel3e79b582008-08-15 15:42:12 +0200346#define CONFIG_CMD_SDRAM
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200347#define CONFIG_CMD_MII
348#define CONFIG_CMD_NFS
349#define CONFIG_CMD_PING
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200350#define CONFIG_CMD_SNTP
Sergei Poselenov791e1db2008-05-27 11:49:13 +0200351#define CONFIG_CMD_USB
Detlev Zundel3e79b582008-08-15 15:42:12 +0200352#define CONFIG_CMD_EXT2 /* EXT2 Support */
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200353#define CONFIG_CMD_BMP
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200354
355#if defined(CONFIG_PCI)
356 #define CONFIG_CMD_PCI
357#endif
358
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200359#undef CONFIG_WATCHDOG /* watchdog disabled */
360
361/*
362 * Miscellaneous configurable options
363 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_LONGHELP /* undef to save memory */
365#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
366#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200367
368#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200370#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200372#endif
373
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buf Size */
375#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
376#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
377#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200378
379/*
380 * For booting Linux, the board info and command line data
381 * have to be in the first 8 MB of memory, since this is
382 * the maximum mapped by the Linux kernel during initialization.
383 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200385
386/*
387 * Internal Definitions
388 *
389 * Boot Flags
390 */
391#define BOOTFLAG_COLD 0x01 /* Power-On: Boot from FLASH */
392#define BOOTFLAG_WARM 0x02 /* Software reboot */
393
394#if defined(CONFIG_CMD_KGDB)
395#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
396#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
397#endif
398
399
400#define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
401
Detlev Zundel3e79b582008-08-15 15:42:12 +0200402#define CONFIG_BOOTDELAY 1 /* -1 disables auto-boot */
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200403
404#define CONFIG_PREBOOT "echo;" \
Detlev Zundel3e79b582008-08-15 15:42:12 +0200405 "echo Welcome on the ABB Socrates Board;" \
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200406 "echo"
407
408#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
409
410#define CONFIG_EXTRA_ENV_SETTINGS \
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200411 "netdev=eth0\0" \
412 "consdev=ttyS0\0" \
Detlev Zundel3e79b582008-08-15 15:42:12 +0200413 "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \
414 "bootfile=/home/tftp/syscon3/uImage\0" \
415 "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \
416 "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \
417 "uboot_addr=FFFA0000\0" \
418 "kernel_addr=FE000000\0" \
419 "fdt_addr=FE1E0000\0" \
420 "ramdisk_addr=FE200000\0" \
421 "fdt_addr_r=B00000\0" \
422 "kernel_addr_r=200000\0" \
423 "ramdisk_addr_r=400000\0" \
424 "rootpath=/opt/eldk/ppc_85xxDP\0" \
425 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200426 "nfsargs=setenv bootargs root=/dev/nfs rw " \
427 "nfsroot=$serverip:$rootpath\0" \
Detlev Zundel3e79b582008-08-15 15:42:12 +0200428 "addcons=setenv bootargs $bootargs " \
429 "console=$consdev,$baudrate\0" \
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200430 "addip=setenv bootargs $bootargs " \
431 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
432 ":$hostname:$netdev:off panic=1\0" \
Detlev Zundel3e79b582008-08-15 15:42:12 +0200433 "boot_nor=run ramargs addcons;" \
Sergei Poselenove18575d2008-05-07 15:10:49 +0200434 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenove18575d2008-05-07 15:10:49 +0200435 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
436 "tftp ${fdt_addr_r} ${fdt_file}; " \
437 "run nfsargs addip addcons;" \
438 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
Detlev Zundel3e79b582008-08-15 15:42:12 +0200439 "update_uboot=tftp 100000 ${uboot_file};" \
440 "protect off fffa0000 ffffffff;" \
441 "era fffa0000 ffffffff;" \
442 "cp.b 100000 fffa0000 ${filesize};" \
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200443 "setenv filesize;saveenv\0" \
Detlev Zundel3e79b582008-08-15 15:42:12 +0200444 "update_kernel=tftp 100000 ${bootfile};" \
445 "era fe000000 fe1dffff;" \
446 "cp.b 100000 fe000000 ${filesize};" \
447 "setenv filesize;saveenv\0" \
448 "update_fdt=tftp 100000 ${fdt_file};" \
449 "era fe1e0000 fe1fffff;" \
450 "cp.b 100000 fe1e0000 ${filesize};" \
451 "setenv filesize;saveenv\0" \
452 "update_initrd=tftp 100000 ${initrd_file};" \
453 "era fe200000 fe9fffff;" \
454 "cp.b 100000 fe200000 ${filesize};" \
455 "setenv filesize;saveenv\0" \
456 "clean_data=era fea00000 fff5ffff\0" \
457 "usbargs=setenv bootargs root=/dev/sda1 rw\0" \
458 "load_usb=usb start;" \
459 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \
460 "boot_usb=run load_usb usbargs addcons;" \
461 "bootm ${kernel_addr_r} - ${fdt_addr};" \
462 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200463 ""
Detlev Zundel3e79b582008-08-15 15:42:12 +0200464#define CONFIG_BOOTCOMMAND "run boot_nor"
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200465
Sergei Poselenove18575d2008-05-07 15:10:49 +0200466/* pass open firmware flat tree */
467#define CONFIG_OF_LIBFDT 1
468#define CONFIG_OF_BOARD_SETUP 1
469
Sergei Poselenov791e1db2008-05-27 11:49:13 +0200470/* USB support */
471#define CONFIG_USB_OHCI_NEW 1
472#define CONFIG_PCI_OHCI 1
473#define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */
Yuri Tikhonove90fb6a2008-09-04 11:19:05 +0200474#define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200475#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
476#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
477#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Sergei Poselenov791e1db2008-05-27 11:49:13 +0200478#define CONFIG_DOS_PARTITION 1
479#define CONFIG_USB_STORAGE 1
480
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200481#endif /* __CONFIG_H */