blob: d4f3092df0739eda0790448402fb20bf122eb3c6 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +02002/*
3 * (C) Copyright 2016
Mario Sixd38826a2018-03-06 08:04:58 +01004 * Mario Six, Guntermann & Drunck GmbH, mario.six@gdsys.cc
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +02005 *
6 * based on arch/powerpc/include/asm/mpc85xx_gpio.h, which is
7 *
8 * Copyright 2010 eXMeritus, A Boeing Company
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +02009 */
10
11#include <common.h>
12#include <dm.h>
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020013#include <mapmem.h>
Mario Sixf9c7fde2018-01-15 11:07:49 +010014#include <asm/gpio.h>
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020015
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020016struct ccsr_gpio {
17 u32 gpdir;
18 u32 gpodr;
19 u32 gpdat;
20 u32 gpier;
21 u32 gpimr;
22 u32 gpicr;
23};
24
Mario Six3c216832018-01-15 11:07:48 +010025struct mpc8xxx_gpio_data {
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020026 /* The bank's register base in memory */
27 struct ccsr_gpio __iomem *base;
28 /* The address of the registers; used to identify the bank */
29 ulong addr;
30 /* The GPIO count of the bank */
31 uint gpio_count;
32 /* The GPDAT register cannot be used to determine the value of output
33 * pins on MPC8572/MPC8536, so we shadow it and use the shadowed value
Mario Sixaadc5e62018-01-15 11:07:46 +010034 * for output pins
35 */
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020036 u32 dat_shadow;
Mario Sixf9c7fde2018-01-15 11:07:49 +010037 ulong type;
38};
39
40enum {
41 MPC8XXX_GPIO_TYPE,
42 MPC5121_GPIO_TYPE,
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020043};
44
Mario Sixaadc5e62018-01-15 11:07:46 +010045inline u32 gpio_mask(uint gpio)
46{
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020047 return (1U << (31 - (gpio)));
48}
49
Mario Six3c216832018-01-15 11:07:48 +010050static inline u32 mpc8xxx_gpio_get_val(struct ccsr_gpio *base, u32 mask)
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020051{
52 return in_be32(&base->gpdat) & mask;
53}
54
Mario Six3c216832018-01-15 11:07:48 +010055static inline u32 mpc8xxx_gpio_get_dir(struct ccsr_gpio *base, u32 mask)
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020056{
57 return in_be32(&base->gpdir) & mask;
58}
59
Mario Six3c216832018-01-15 11:07:48 +010060static inline void mpc8xxx_gpio_set_low(struct ccsr_gpio *base, u32 gpios)
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020061{
62 clrbits_be32(&base->gpdat, gpios);
63 /* GPDIR register 1 -> output */
64 setbits_be32(&base->gpdir, gpios);
65}
66
Mario Six3c216832018-01-15 11:07:48 +010067static inline void mpc8xxx_gpio_set_high(struct ccsr_gpio *base, u32 gpios)
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020068{
69 setbits_be32(&base->gpdat, gpios);
70 /* GPDIR register 1 -> output */
71 setbits_be32(&base->gpdir, gpios);
72}
73
Mario Six3c216832018-01-15 11:07:48 +010074static inline int mpc8xxx_gpio_open_drain_val(struct ccsr_gpio *base, u32 mask)
mario.six@gdsys.cc51781782016-05-25 15:15:22 +020075{
76 return in_be32(&base->gpodr) & mask;
77}
78
Mario Six3c216832018-01-15 11:07:48 +010079static inline void mpc8xxx_gpio_open_drain_on(struct ccsr_gpio *base, u32
mario.six@gdsys.cc51781782016-05-25 15:15:22 +020080 gpios)
81{
82 /* GPODR register 1 -> open drain on */
83 setbits_be32(&base->gpodr, gpios);
84}
85
Mario Six3c216832018-01-15 11:07:48 +010086static inline void mpc8xxx_gpio_open_drain_off(struct ccsr_gpio *base,
mario.six@gdsys.cc51781782016-05-25 15:15:22 +020087 u32 gpios)
88{
89 /* GPODR register 0 -> open drain off (actively driven) */
90 clrbits_be32(&base->gpodr, gpios);
91}
92
Mario Six3c216832018-01-15 11:07:48 +010093static int mpc8xxx_gpio_direction_input(struct udevice *dev, uint gpio)
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020094{
Mario Six3c216832018-01-15 11:07:48 +010095 struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
Rasmus Villemoes1d7ad9f2020-01-28 12:04:33 +000096 u32 mask = gpio_mask(gpio);
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +020097
Rasmus Villemoes1d7ad9f2020-01-28 12:04:33 +000098 /* GPDIR register 0 -> input */
99 clrbits_be32(&data->base->gpdir, mask);
100
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200101 return 0;
102}
103
Mario Six3c216832018-01-15 11:07:48 +0100104static int mpc8xxx_gpio_set_value(struct udevice *dev, uint gpio, int value)
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200105{
Mario Six3c216832018-01-15 11:07:48 +0100106 struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200107
108 if (value) {
109 data->dat_shadow |= gpio_mask(gpio);
Mario Six3c216832018-01-15 11:07:48 +0100110 mpc8xxx_gpio_set_high(data->base, gpio_mask(gpio));
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200111 } else {
112 data->dat_shadow &= ~gpio_mask(gpio);
Mario Six3c216832018-01-15 11:07:48 +0100113 mpc8xxx_gpio_set_low(data->base, gpio_mask(gpio));
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200114 }
115 return 0;
116}
117
Mario Six3c216832018-01-15 11:07:48 +0100118static int mpc8xxx_gpio_direction_output(struct udevice *dev, uint gpio,
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200119 int value)
120{
Mario Sixf9c7fde2018-01-15 11:07:49 +0100121 struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
122
123 /* GPIO 28..31 are input only on MPC5121 */
124 if (data->type == MPC5121_GPIO_TYPE && gpio >= 28)
125 return -EINVAL;
126
Mario Six3c216832018-01-15 11:07:48 +0100127 return mpc8xxx_gpio_set_value(dev, gpio, value);
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200128}
129
Mario Six3c216832018-01-15 11:07:48 +0100130static int mpc8xxx_gpio_get_value(struct udevice *dev, uint gpio)
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200131{
Mario Six3c216832018-01-15 11:07:48 +0100132 struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200133
Mario Six3c216832018-01-15 11:07:48 +0100134 if (!!mpc8xxx_gpio_get_dir(data->base, gpio_mask(gpio))) {
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200135 /* Output -> use shadowed value */
136 return !!(data->dat_shadow & gpio_mask(gpio));
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200137 }
Mario Sixaadc5e62018-01-15 11:07:46 +0100138
139 /* Input -> read value from GPDAT register */
Mario Six3c216832018-01-15 11:07:48 +0100140 return !!mpc8xxx_gpio_get_val(data->base, gpio_mask(gpio));
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200141}
142
Mario Six3c216832018-01-15 11:07:48 +0100143static int mpc8xxx_gpio_get_open_drain(struct udevice *dev, uint gpio)
mario.six@gdsys.cc51781782016-05-25 15:15:22 +0200144{
Mario Six3c216832018-01-15 11:07:48 +0100145 struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
mario.six@gdsys.cc51781782016-05-25 15:15:22 +0200146
Mario Six3c216832018-01-15 11:07:48 +0100147 return !!mpc8xxx_gpio_open_drain_val(data->base, gpio_mask(gpio));
mario.six@gdsys.cc51781782016-05-25 15:15:22 +0200148}
149
Mario Six3c216832018-01-15 11:07:48 +0100150static int mpc8xxx_gpio_set_open_drain(struct udevice *dev, uint gpio,
mario.six@gdsys.cc51781782016-05-25 15:15:22 +0200151 int value)
152{
Mario Six3c216832018-01-15 11:07:48 +0100153 struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
mario.six@gdsys.cc51781782016-05-25 15:15:22 +0200154
Mario Sixaadc5e62018-01-15 11:07:46 +0100155 if (value)
Mario Six3c216832018-01-15 11:07:48 +0100156 mpc8xxx_gpio_open_drain_on(data->base, gpio_mask(gpio));
Mario Sixaadc5e62018-01-15 11:07:46 +0100157 else
Mario Six3c216832018-01-15 11:07:48 +0100158 mpc8xxx_gpio_open_drain_off(data->base, gpio_mask(gpio));
Mario Sixaadc5e62018-01-15 11:07:46 +0100159
mario.six@gdsys.cc51781782016-05-25 15:15:22 +0200160 return 0;
161}
162
Mario Six3c216832018-01-15 11:07:48 +0100163static int mpc8xxx_gpio_get_function(struct udevice *dev, uint gpio)
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200164{
Mario Six3c216832018-01-15 11:07:48 +0100165 struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200166 int dir;
167
Mario Six3c216832018-01-15 11:07:48 +0100168 dir = !!mpc8xxx_gpio_get_dir(data->base, gpio_mask(gpio));
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200169 return dir ? GPIOF_OUTPUT : GPIOF_INPUT;
170}
171
Hamish Martin4b689f02016-06-14 10:17:05 +1200172#if CONFIG_IS_ENABLED(OF_CONTROL)
Mario Six3c216832018-01-15 11:07:48 +0100173static int mpc8xxx_gpio_ofdata_to_platdata(struct udevice *dev)
Mario Sixaadc5e62018-01-15 11:07:46 +0100174{
Mario Six3c216832018-01-15 11:07:48 +0100175 struct mpc8xxx_gpio_plat *plat = dev_get_platdata(dev);
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200176 fdt_addr_t addr;
Mario Sixf5ac4f22018-01-15 11:07:50 +0100177 u32 reg[2];
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200178
Mario Sixf5ac4f22018-01-15 11:07:50 +0100179 dev_read_u32_array(dev, "reg", reg, 2);
180 addr = dev_translate_address(dev, reg);
181
Hamish Martin4b689f02016-06-14 10:17:05 +1200182 plat->addr = addr;
Mario Sixf5ac4f22018-01-15 11:07:50 +0100183 plat->size = reg[1];
184 plat->ngpios = dev_read_u32_default(dev, "ngpios", 32);
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200185
Hamish Martin4b689f02016-06-14 10:17:05 +1200186 return 0;
187}
188#endif
189
Mario Six3c216832018-01-15 11:07:48 +0100190static int mpc8xxx_gpio_platdata_to_priv(struct udevice *dev)
Hamish Martin4b689f02016-06-14 10:17:05 +1200191{
Mario Six3c216832018-01-15 11:07:48 +0100192 struct mpc8xxx_gpio_data *priv = dev_get_priv(dev);
193 struct mpc8xxx_gpio_plat *plat = dev_get_platdata(dev);
Hamish Martin4b689f02016-06-14 10:17:05 +1200194 unsigned long size = plat->size;
Mario Sixf9c7fde2018-01-15 11:07:49 +0100195 ulong driver_data = dev_get_driver_data(dev);
Hamish Martin4b689f02016-06-14 10:17:05 +1200196
197 if (size == 0)
198 size = 0x100;
199
200 priv->addr = plat->addr;
Mario Sixf5ac4f22018-01-15 11:07:50 +0100201 priv->base = map_sysmem(plat->addr, size);
Hamish Martin4b689f02016-06-14 10:17:05 +1200202
203 if (!priv->base)
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200204 return -ENOMEM;
205
Hamish Martin4b689f02016-06-14 10:17:05 +1200206 priv->gpio_count = plat->ngpios;
207 priv->dat_shadow = 0;
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200208
Mario Six3c216832018-01-15 11:07:48 +0100209 priv->type = driver_data;
210
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200211 return 0;
212}
213
Mario Six3c216832018-01-15 11:07:48 +0100214static int mpc8xxx_gpio_probe(struct udevice *dev)
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200215{
216 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
Mario Six3c216832018-01-15 11:07:48 +0100217 struct mpc8xxx_gpio_data *data = dev_get_priv(dev);
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200218 char name[32], *str;
219
Mario Six3c216832018-01-15 11:07:48 +0100220 mpc8xxx_gpio_platdata_to_priv(dev);
Hamish Martin4b689f02016-06-14 10:17:05 +1200221
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200222 snprintf(name, sizeof(name), "MPC@%lx_", data->addr);
223 str = strdup(name);
224
225 if (!str)
226 return -ENOMEM;
227
228 uc_priv->bank_name = str;
229 uc_priv->gpio_count = data->gpio_count;
230
231 return 0;
232}
233
Mario Six3c216832018-01-15 11:07:48 +0100234static const struct dm_gpio_ops gpio_mpc8xxx_ops = {
235 .direction_input = mpc8xxx_gpio_direction_input,
236 .direction_output = mpc8xxx_gpio_direction_output,
237 .get_value = mpc8xxx_gpio_get_value,
238 .set_value = mpc8xxx_gpio_set_value,
239 .get_open_drain = mpc8xxx_gpio_get_open_drain,
240 .set_open_drain = mpc8xxx_gpio_set_open_drain,
241 .get_function = mpc8xxx_gpio_get_function,
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200242};
243
Mario Six3c216832018-01-15 11:07:48 +0100244static const struct udevice_id mpc8xxx_gpio_ids[] = {
Mario Sixf9c7fde2018-01-15 11:07:49 +0100245 { .compatible = "fsl,pq3-gpio", .data = MPC8XXX_GPIO_TYPE },
246 { .compatible = "fsl,mpc8308-gpio", .data = MPC8XXX_GPIO_TYPE },
247 { .compatible = "fsl,mpc8349-gpio", .data = MPC8XXX_GPIO_TYPE },
248 { .compatible = "fsl,mpc8572-gpio", .data = MPC8XXX_GPIO_TYPE},
249 { .compatible = "fsl,mpc8610-gpio", .data = MPC8XXX_GPIO_TYPE},
250 { .compatible = "fsl,mpc5121-gpio", .data = MPC5121_GPIO_TYPE, },
251 { .compatible = "fsl,qoriq-gpio", .data = MPC8XXX_GPIO_TYPE },
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200252 { /* sentinel */ }
253};
254
Mario Six3c216832018-01-15 11:07:48 +0100255U_BOOT_DRIVER(gpio_mpc8xxx) = {
256 .name = "gpio_mpc8xxx",
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200257 .id = UCLASS_GPIO,
Mario Six3c216832018-01-15 11:07:48 +0100258 .ops = &gpio_mpc8xxx_ops,
Hamish Martin4b689f02016-06-14 10:17:05 +1200259#if CONFIG_IS_ENABLED(OF_CONTROL)
Mario Six3c216832018-01-15 11:07:48 +0100260 .ofdata_to_platdata = mpc8xxx_gpio_ofdata_to_platdata,
261 .platdata_auto_alloc_size = sizeof(struct mpc8xxx_gpio_plat),
262 .of_match = mpc8xxx_gpio_ids,
Hamish Martin4b689f02016-06-14 10:17:05 +1200263#endif
Mario Six3c216832018-01-15 11:07:48 +0100264 .probe = mpc8xxx_gpio_probe,
265 .priv_auto_alloc_size = sizeof(struct mpc8xxx_gpio_data),
mario.six@gdsys.cc07d31f82016-05-25 15:15:20 +0200266};