blob: 419ef4f9942a14df7dca2b2a6e873a4eb5653398 [file] [log] [blame]
Stefan Roese887e2ec2006-09-07 11:51:23 +02001/*
Matthias Fuchs83a49c82008-01-16 10:33:46 +01002 * (C) Copyright 2008
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
Stefan Roese887e2ec2006-09-07 11:51:23 +02004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020024#include <asm-offsets.h>
Stefan Roese887e2ec2006-09-07 11:51:23 +020025#include <ppc_asm.tmpl>
Peter Tyser61f2b382010-04-12 22:28:07 -050026#include <asm/mmu.h>
Stefan Roese887e2ec2006-09-07 11:51:23 +020027#include <config.h>
28
Matthias Fuchs83a49c82008-01-16 10:33:46 +010029/*
Stefan Roese887e2ec2006-09-07 11:51:23 +020030 * TLB TABLE
31 *
32 * This table is used by the cpu boot code to setup the initial tlb
33 * entries. Rather than make broad assumptions in the cpu source tree,
34 * this table lets each board set things up however they like.
35 *
36 * Pointer to the table is returned in r1
Matthias Fuchs83a49c82008-01-16 10:33:46 +010037 */
Stefan Roese887e2ec2006-09-07 11:51:23 +020038 .section .bootpg,"ax"
39 .globl tlbtab
40
41tlbtab:
42 tlbtab_start
43
Niklaus Giger4d332db2008-01-10 18:50:33 +010044 /* vxWorks needs this as first entry for the Machine Check interrupt */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020045 tlbentry( 0x40000000, SZ_256M, 0, 0, AC_RWX | SA_IG )
Stefan Roese887e2ec2006-09-07 11:51:23 +020046
Stefan Roesed8731332009-05-11 13:46:14 +020047 /*
48 * The RAM-boot version skips the SDRAM TLB (identified by EPN=0). This
49 * entry is already configured for SDRAM via the JTAG debugger and mustn't
50 * be re-initialized by this RAM-booting U-Boot version.
51 */
52#ifndef CONFIG_SYS_RAMBOOT
Stefan Roese887e2ec2006-09-07 11:51:23 +020053 /* TLB-entry for DDR SDRAM (Up to 2GB) */
Stefan Roeseea2e1422007-10-31 20:57:11 +010054#ifdef CONFIG_4xx_DCACHE
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020055 tlbentry( CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE, 0, AC_RWX | SA_G)
Stefan Roeseea2e1422007-10-31 20:57:11 +010056#else
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020057 tlbentry( CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE, 0, AC_RWX | SA_IG )
Stefan Roeseea2e1422007-10-31 20:57:11 +010058#endif
Stefan Roesed8731332009-05-11 13:46:14 +020059#endif /* CONFIG_SYS_RAMBOOT */
Stefan Roese887e2ec2006-09-07 11:51:23 +020060
Niklaus Giger4d332db2008-01-10 18:50:33 +010061 /* TLB-entry for EBC */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020062 tlbentry( CONFIG_SYS_BCSR_BASE, SZ_256M, CONFIG_SYS_BCSR_BASE, 1, AC_RWX | SA_IG )
Niklaus Giger4d332db2008-01-10 18:50:33 +010063
64 /* BOOT_CS (FLASH) must be forth. Before relocation SA_I can be off to use the
65 * speed up boot process. It is patched after relocation to enable SA_I
66 */
67#ifndef CONFIG_NAND_SPL
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020068 tlbentry( CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR, 1, AC_RWX | SA_G )
Niklaus Giger4d332db2008-01-10 18:50:33 +010069#else
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020070 tlbentry( CONFIG_SYS_NAND_BOOT_SPL_SRC, SZ_4K, CONFIG_SYS_NAND_BOOT_SPL_SRC, 1, AC_RWX | SA_G )
Niklaus Giger4d332db2008-01-10 18:50:33 +010071#endif
72
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#ifdef CONFIG_SYS_INIT_RAM_DCACHE
Stefan Roese887e2ec2006-09-07 11:51:23 +020074 /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020075 tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_RWX | SA_G )
Stefan Roese887e2ec2006-09-07 11:51:23 +020076#endif
77
78 /* TLB-entry for PCI Memory */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020079 tlbentry( CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE, 1, AC_RW | SA_IG )
80 tlbentry( CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 1, AC_RW | SA_IG )
81 tlbentry( CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 1, AC_RW | SA_IG )
82 tlbentry( CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 1, AC_RW | SA_IG )
Stefan Roese887e2ec2006-09-07 11:51:23 +020083
Stefan Roese887e2ec2006-09-07 11:51:23 +020084 /* TLB-entry for NAND */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020085 tlbentry( CONFIG_SYS_NAND_ADDR, SZ_1K, CONFIG_SYS_NAND_ADDR, 1, AC_RWX | SA_IG )
Stefan Roese887e2ec2006-09-07 11:51:23 +020086
87 /* TLB-entry for Internal Registers & OCM */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020088 tlbentry( 0xe0000000, SZ_16M, 0xe0000000, 0, AC_RWX | SA_I )
Stefan Roese887e2ec2006-09-07 11:51:23 +020089
90 /*TLB-entry PCI registers*/
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020091 tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_RWX | SA_IG )
Stefan Roese887e2ec2006-09-07 11:51:23 +020092
93 /* TLB-entry for peripherals */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020094 tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_RWX | SA_IG)
Stefan Roese887e2ec2006-09-07 11:51:23 +020095
Gary Jennejohn81b73de2007-08-31 15:21:46 +020096 /* TLB-entry PCI IO Space - from sr@denx.de */
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020097 tlbentry(0xE8000000, SZ_64K, 0xE8000000, 1, AC_RWX | SA_IG)
Gary Jennejohn81b73de2007-08-31 15:21:46 +020098
Stefan Roese887e2ec2006-09-07 11:51:23 +020099 tlbtab_end
100
101#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
102 /*
103 * For NAND booting the first TLB has to be reconfigured to full size
104 * and with caching disabled after running from RAM!
105 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define TLB00 TLB0(CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M)
107#define TLB01 TLB1(CONFIG_SYS_BOOT_BASE_ADDR, 1)
Stefan Roesecf6eb6d2010-04-14 13:57:18 +0200108#define TLB02 TLB2(AC_RWX | SA_IG)
Stefan Roese887e2ec2006-09-07 11:51:23 +0200109
110 .globl reconfig_tlb0
111reconfig_tlb0:
112 sync
113 isync
Stefan Roese3edf68c2009-03-26 16:14:13 +0100114 addi r4,r0,CONFIG_SYS_TLB_FOR_BOOT_FLASH /* TLB entry # */
Stefan Roese887e2ec2006-09-07 11:51:23 +0200115 lis r5,TLB00@h
116 ori r5,r5,TLB00@l
117 tlbwe r5,r4,0x0000 /* Save it out */
118 lis r5,TLB01@h
119 ori r5,r5,TLB01@l
120 tlbwe r5,r4,0x0001 /* Save it out */
121 lis r5,TLB02@h
122 ori r5,r5,TLB02@l
123 tlbwe r5,r4,0x0002 /* Save it out */
124 sync
125 isync
126 blr
127#endif