blob: e658245408090a11a12f14243301d90994177dd2 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek84c72042015-01-15 10:01:51 +01002/*
3 * (C) Copyright 2014 - 2015 Xilinx, Inc.
4 * Michal Simek <michal.simek@xilinx.com>
Michal Simek84c72042015-01-15 10:01:51 +01005 */
6
7#include <common.h>
Simon Glass09140112020-05-10 11:40:03 -06008#include <command.h>
Simon Glass62270f42019-11-14 12:57:35 -07009#include <cpu_func.h>
Michal Simekc0adba52020-01-07 09:02:52 +010010#include <debug_uart.h>
Simon Glass9fb625c2019-08-01 09:46:51 -060011#include <env.h>
Michal Simek1025bd02020-07-30 13:37:49 +020012#include <env_internal.h>
Simon Glass52559322019-11-14 12:57:46 -070013#include <init.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060014#include <log.h>
Simon Glass90526e92020-05-10 11:39:56 -060015#include <net.h>
Michal Simek679b9942015-09-30 17:26:55 +020016#include <sata.h>
Michal Simek6fe6f132015-07-23 13:27:40 +020017#include <ahci.h>
18#include <scsi.h>
Michal Simekb72894f2016-04-22 14:28:54 +020019#include <malloc.h>
Michal Simek4490e012018-04-19 15:43:38 +020020#include <wdt.h>
Michal Simek0785dfd2015-11-05 08:34:35 +010021#include <asm/arch/clk.h>
Michal Simek84c72042015-01-15 10:01:51 +010022#include <asm/arch/hardware.h>
23#include <asm/arch/sys_proto.h>
Michal Simek2ad341e2018-01-10 09:36:09 +010024#include <asm/arch/psu_init_gpl.h>
Simon Glass90526e92020-05-10 11:39:56 -060025#include <asm/cache.h>
Michal Simek84c72042015-01-15 10:01:51 +010026#include <asm/io.h>
Simon Glass25a58182020-05-10 11:40:06 -060027#include <asm/ptrace.h>
Michal Simek2882b392018-04-25 11:20:43 +020028#include <dm/device.h>
Michal Simek4490e012018-04-19 15:43:38 +020029#include <dm/uclass.h>
Siva Durga Prasad Paladugu16fa00a2015-08-04 13:03:26 +053030#include <usb.h>
31#include <dwc3-uboot.h>
Michal Simek47e60cb2016-02-01 15:05:58 +010032#include <zynqmppl.h>
Ibai Erkiaga009ab7b2019-09-27 11:37:01 +010033#include <zynqmp_firmware.h>
Michal Simek9feff382016-09-01 11:16:40 +020034#include <g_dnl.h>
Simon Glasscd93d622020-05-10 11:40:13 -060035#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060036#include <linux/delay.h>
37#include <linux/sizes.h>
Michal Simek80fdef12020-03-31 12:39:37 +020038#include "../common/board.h"
Michal Simek84c72042015-01-15 10:01:51 +010039
Luca Ceresolic28a9cf2019-05-21 18:06:43 +020040#include "pm_cfg_obj.h"
41
Ibai Erkiagafa793162020-08-04 23:17:31 +010042#define ZYNQMP_VERSION_SIZE 7
43#define EFUSE_VCU_DIS_MASK 0x100
44#define EFUSE_VCU_DIS_SHIFT 8
45#define EFUSE_GPU_DIS_MASK 0x20
46#define EFUSE_GPU_DIS_SHIFT 5
47#define IDCODE2_PL_INIT_MASK 0x200
48#define IDCODE2_PL_INIT_SHIFT 9
49
Michal Simek84c72042015-01-15 10:01:51 +010050DECLARE_GLOBAL_DATA_PTR;
51
Michal Simek29bd8ad2020-09-09 14:41:56 +020052#if CONFIG_IS_ENABLED(FPGA) && defined(CONFIG_FPGA_ZYNQMPPL)
Michal Simek47e60cb2016-02-01 15:05:58 +010053static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC;
54
Ibai Erkiagafa793162020-08-04 23:17:31 +010055enum {
56 ZYNQMP_VARIANT_EG = BIT(0U),
57 ZYNQMP_VARIANT_EV = BIT(1U),
58 ZYNQMP_VARIANT_CG = BIT(2U),
59 ZYNQMP_VARIANT_DR = BIT(3U),
60};
61
Michal Simek47e60cb2016-02-01 15:05:58 +010062static const struct {
Michal Simek8ebdf9e2017-11-06 12:55:59 +010063 u32 id;
Ibai Erkiagafa793162020-08-04 23:17:31 +010064 u8 device;
65 u8 variants;
Michal Simek47e60cb2016-02-01 15:05:58 +010066} zynqmp_devices[] = {
67 {
Ibai Erkiagafa793162020-08-04 23:17:31 +010068 .id = 0x04711093,
69 .device = 2,
70 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG,
Michal Simek47e60cb2016-02-01 15:05:58 +010071 },
72 {
Ibai Erkiagafa793162020-08-04 23:17:31 +010073 .id = 0x04710093,
74 .device = 3,
75 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG,
Michal Simek494fffe2017-08-22 14:58:53 +020076 },
77 {
Ibai Erkiagafa793162020-08-04 23:17:31 +010078 .id = 0x04721093,
79 .device = 4,
80 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG |
81 ZYNQMP_VARIANT_EV,
Michal Simek47e60cb2016-02-01 15:05:58 +010082 },
83 {
Ibai Erkiagafa793162020-08-04 23:17:31 +010084 .id = 0x04720093,
85 .device = 5,
86 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG |
87 ZYNQMP_VARIANT_EV,
Michal Simek494fffe2017-08-22 14:58:53 +020088 },
89 {
Ibai Erkiagafa793162020-08-04 23:17:31 +010090 .id = 0x04739093,
91 .device = 6,
92 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG,
Michal Simek47e60cb2016-02-01 15:05:58 +010093 },
94 {
Ibai Erkiagafa793162020-08-04 23:17:31 +010095 .id = 0x04730093,
96 .device = 7,
97 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG |
98 ZYNQMP_VARIANT_EV,
Michal Simek494fffe2017-08-22 14:58:53 +020099 },
100 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100101 .id = 0x04738093,
102 .device = 9,
Michal Simekbbe086a2020-10-02 14:42:05 +0200103 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG,
Michal Simek494fffe2017-08-22 14:58:53 +0200104 },
105 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100106 .id = 0x04740093,
107 .device = 11,
108 .variants = ZYNQMP_VARIANT_EG,
Michal Simek47e60cb2016-02-01 15:05:58 +0100109 },
110 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100111 .id = 0x04750093,
112 .device = 15,
113 .variants = ZYNQMP_VARIANT_EG,
Michal Simek494fffe2017-08-22 14:58:53 +0200114 },
115 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100116 .id = 0x04759093,
117 .device = 17,
118 .variants = ZYNQMP_VARIANT_EG,
Michal Simek494fffe2017-08-22 14:58:53 +0200119 },
120 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100121 .id = 0x04758093,
122 .device = 19,
123 .variants = ZYNQMP_VARIANT_EG,
Michal Simek47e60cb2016-02-01 15:05:58 +0100124 },
125 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100126 .id = 0x047E1093,
127 .device = 21,
128 .variants = ZYNQMP_VARIANT_DR,
Michal Simek494fffe2017-08-22 14:58:53 +0200129 },
130 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100131 .id = 0x047E3093,
132 .device = 23,
133 .variants = ZYNQMP_VARIANT_DR,
Michal Simek494fffe2017-08-22 14:58:53 +0200134 },
135 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100136 .id = 0x047E5093,
137 .device = 25,
138 .variants = ZYNQMP_VARIANT_DR,
Michal Simek47e60cb2016-02-01 15:05:58 +0100139 },
140 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100141 .id = 0x047E4093,
142 .device = 27,
143 .variants = ZYNQMP_VARIANT_DR,
Michal Simek494fffe2017-08-22 14:58:53 +0200144 },
145 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100146 .id = 0x047E0093,
147 .device = 28,
148 .variants = ZYNQMP_VARIANT_DR,
Michal Simek47e60cb2016-02-01 15:05:58 +0100149 },
150 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100151 .id = 0x047E2093,
152 .device = 29,
153 .variants = ZYNQMP_VARIANT_DR,
Michal Simek494fffe2017-08-22 14:58:53 +0200154 },
155 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100156 .id = 0x047E6093,
157 .device = 39,
158 .variants = ZYNQMP_VARIANT_DR,
Michal Simek494fffe2017-08-22 14:58:53 +0200159 },
Michal Simek47e60cb2016-02-01 15:05:58 +0100160 {
Michal Simeke17c5ec2020-09-11 09:22:15 +0200161 .id = 0x047FD093,
162 .device = 43,
163 .variants = ZYNQMP_VARIANT_DR,
Michal Simek47e60cb2016-02-01 15:05:58 +0100164 },
165 {
Michal Simeke17c5ec2020-09-11 09:22:15 +0200166 .id = 0x047F8093,
167 .device = 46,
168 .variants = ZYNQMP_VARIANT_DR,
Michal Simek47e60cb2016-02-01 15:05:58 +0100169 },
170 {
Michal Simeke17c5ec2020-09-11 09:22:15 +0200171 .id = 0x047FF093,
172 .device = 47,
173 .variants = ZYNQMP_VARIANT_DR,
Michal Simek47e60cb2016-02-01 15:05:58 +0100174 },
Michal Simekb030fed2017-06-02 08:08:59 +0200175 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100176 .id = 0x047FB093,
177 .device = 48,
178 .variants = ZYNQMP_VARIANT_DR,
Michal Simekb030fed2017-06-02 08:08:59 +0200179 },
180 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100181 .id = 0x047FE093,
182 .device = 49,
183 .variants = ZYNQMP_VARIANT_DR,
Siva Durga Prasad Paladugu134b0c82019-07-23 11:56:17 +0530184 },
Michal Simek47e60cb2016-02-01 15:05:58 +0100185};
186
Michal Simek47e60cb2016-02-01 15:05:58 +0100187static char *zynqmp_get_silicon_idcode_name(void)
188{
Ibai Erkiagafa793162020-08-04 23:17:31 +0100189 u32 i;
190 u32 idcode, idcode2;
Michal Simekced4d462020-08-05 12:41:35 +0200191 char name[ZYNQMP_VERSION_SIZE];
Ibai Erkiaga050f10f2020-08-04 23:17:30 +0100192 u32 ret_payload[PAYLOAD_ARG_CNT];
Michal Simek0d76b712020-10-07 15:13:17 +0200193 int ret;
Michal Simek47e60cb2016-02-01 15:05:58 +0100194
Michal Simekd026aa12020-10-21 12:16:02 +0200195 ret = xilinx_pm_request(PM_GET_CHIPID, 0, 0, 0, 0, ret_payload);
196 if (ret) {
197 debug("%s: Getting chipid failed\n", __func__);
198 return "unknown";
199 }
Ibai Erkiaga050f10f2020-08-04 23:17:30 +0100200
201 /*
202 * Firmware returns:
203 * payload[0][31:0] = status of the operation
204 * payload[1]] = IDCODE
205 * payload[2][19:0] = Version
206 * payload[2][28:20] = EXTENDED_IDCODE
207 * payload[2][29] = PL_INIT
208 */
209
Ibai Erkiagafa793162020-08-04 23:17:31 +0100210 idcode = ret_payload[1];
211 idcode2 = ret_payload[2] >> ZYNQMP_CSU_VERSION_EMPTY_SHIFT;
212 debug("%s, IDCODE: 0x%0X, IDCODE2: 0x%0X\r\n", __func__, idcode,
213 idcode2);
Michal Simek494fffe2017-08-22 14:58:53 +0200214
Michal Simek47e60cb2016-02-01 15:05:58 +0100215 for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100216 if (zynqmp_devices[i].id == (idcode & 0x0FFFFFFF))
217 break;
Michal Simek47e60cb2016-02-01 15:05:58 +0100218 }
Siva Durga Prasad Paladugu83bf2ff2018-03-02 16:20:10 +0530219
220 if (i >= ARRAY_SIZE(zynqmp_devices))
221 return "unknown";
222
Ibai Erkiagafa793162020-08-04 23:17:31 +0100223 /* Add device prefix to the name */
Michal Simek0d76b712020-10-07 15:13:17 +0200224 ret = snprintf(name, ZYNQMP_VERSION_SIZE, "zu%d",
225 zynqmp_devices[i].device);
226 if (ret <= 0)
227 return "unknown";
Siva Durga Prasad Paladugu83bf2ff2018-03-02 16:20:10 +0530228
Ibai Erkiagafa793162020-08-04 23:17:31 +0100229 if (zynqmp_devices[i].variants & ZYNQMP_VARIANT_EV) {
230 /* Devices with EV variant might be EG/CG/EV family */
231 if (idcode2 & IDCODE2_PL_INIT_MASK) {
232 u32 family = ((idcode2 & EFUSE_VCU_DIS_MASK) >>
233 EFUSE_VCU_DIS_SHIFT) << 1 |
234 ((idcode2 & EFUSE_GPU_DIS_MASK) >>
235 EFUSE_GPU_DIS_SHIFT);
236
237 /*
238 * Get family name based on extended idcode values as
239 * determined on UG1087, EXTENDED_IDCODE register
240 * description
241 */
242 switch (family) {
243 case 0x00:
244 strncat(name, "ev", 2);
245 break;
246 case 0x10:
247 strncat(name, "eg", 2);
248 break;
249 case 0x11:
250 strncat(name, "cg", 2);
251 break;
252 default:
253 /* Do not append family name*/
254 break;
255 }
256 } else {
257 /*
258 * When PL powered down the VCU Disable efuse cannot be
259 * read. So, ignore the bit and just findout if it is CG
260 * or EG/EV variant.
261 */
262 strncat(name, (idcode2 & EFUSE_GPU_DIS_MASK) ? "cg" :
263 "e", 2);
Siva Durga Prasad Paladugu5473f242018-10-26 17:47:55 +0530264 }
Ibai Erkiagafa793162020-08-04 23:17:31 +0100265 } else if (zynqmp_devices[i].variants & ZYNQMP_VARIANT_CG) {
266 /* Devices with CG variant might be EG or CG family */
267 strncat(name, (idcode2 & EFUSE_GPU_DIS_MASK) ? "cg" : "eg", 2);
268 } else if (zynqmp_devices[i].variants & ZYNQMP_VARIANT_EG) {
269 strncat(name, "eg", 2);
270 } else if (zynqmp_devices[i].variants & ZYNQMP_VARIANT_DR) {
271 strncat(name, "dr", 2);
272 } else {
273 debug("Variant not identified\n");
Siva Durga Prasad Paladugu5473f242018-10-26 17:47:55 +0530274 }
275
Michal Simekced4d462020-08-05 12:41:35 +0200276 return strdup(name);
Michal Simek47e60cb2016-02-01 15:05:58 +0100277}
278#endif
279
Michal Simekfb4000e2017-02-07 14:32:26 +0100280int board_early_init_f(void)
281{
Michal Simek88f05a92018-01-15 12:52:59 +0100282#if defined(CONFIG_ZYNQMP_PSU_INIT_ENABLED)
Michal Simekc0adba52020-01-07 09:02:52 +0100283 int ret;
284
Michal Simekf32e79f2018-01-10 11:48:48 +0100285 ret = psu_init();
Michal Simekc0adba52020-01-07 09:02:52 +0100286 if (ret)
287 return ret;
Michal Simekf8451f12020-03-20 08:59:02 +0100288
289 /* Delay is required for clocks to be propagated */
290 udelay(1000000);
Michal Simek55de0922017-07-12 13:08:41 +0200291#endif
292
Michal Simekc0adba52020-01-07 09:02:52 +0100293#ifdef CONFIG_DEBUG_UART
294 /* Uart debug for sure */
295 debug_uart_init();
296 puts("Debug uart enabled\n"); /* or printch() */
297#endif
298
299 return 0;
Michal Simekfb4000e2017-02-07 14:32:26 +0100300}
301
Michal Simekc5143012020-02-11 12:43:14 +0100302static int multi_boot(void)
303{
304 u32 multiboot;
305
306 multiboot = readl(&csu_base->multi_boot);
307
Michal Simek3ccea692020-05-27 12:50:33 +0200308 printf("Multiboot:\t%d\n", multiboot);
Michal Simekc5143012020-02-11 12:43:14 +0100309
310 return 0;
311}
312
Mike Looijmansdfbe4922019-10-18 07:34:13 +0200313#define PS_SYSMON_ANALOG_BUS_VAL 0x3210
314#define PS_SYSMON_ANALOG_BUS_REG 0xFFA50914
315
Michal Simek84c72042015-01-15 10:01:51 +0100316int board_init(void)
317{
Michal Simek66ef85d2020-03-04 08:48:16 +0100318#if defined(CONFIG_ZYNQMP_FIRMWARE)
Ibai Erkiaga325a22d2019-09-27 11:37:04 +0100319 struct udevice *dev;
320
321 uclass_get_device_by_name(UCLASS_FIRMWARE, "zynqmp-power", &dev);
322 if (!dev)
323 panic("PMU Firmware device not found - Enable it");
Michal Simek66ef85d2020-03-04 08:48:16 +0100324#endif
Ibai Erkiaga325a22d2019-09-27 11:37:04 +0100325
Luca Ceresolic28a9cf2019-05-21 18:06:43 +0200326#if defined(CONFIG_SPL_BUILD)
327 /* Check *at build time* if the filename is an non-empty string */
328 if (sizeof(CONFIG_ZYNQMP_SPL_PM_CFG_OBJ_FILE) > 1)
329 zynqmp_pmufw_load_config_object(zynqmp_pm_cfg_obj,
330 zynqmp_pm_cfg_obj_size);
Michal Simekd61728c2020-08-03 13:01:45 +0200331#else
332 if (CONFIG_IS_ENABLED(DM_I2C) && CONFIG_IS_ENABLED(I2C_EEPROM))
333 xilinx_read_eeprom();
Luca Ceresolic28a9cf2019-05-21 18:06:43 +0200334#endif
335
Michal Simeka0736ef2015-06-22 14:31:06 +0200336 printf("EL Level:\tEL%d\n", current_el());
337
Mike Looijmansdfbe4922019-10-18 07:34:13 +0200338 /* Bug in ROM sets wrong value in this register */
339 writel(PS_SYSMON_ANALOG_BUS_VAL, PS_SYSMON_ANALOG_BUS_REG);
340
Michal Simek29bd8ad2020-09-09 14:41:56 +0200341#if CONFIG_IS_ENABLED(FPGA) && defined(CONFIG_FPGA_ZYNQMPPL)
Ibai Erkiaga4b2ad7b2020-08-04 23:17:29 +0100342 zynqmppl.name = zynqmp_get_silicon_idcode_name();
343 printf("Chip ID:\t%s\n", zynqmppl.name);
344 fpga_init();
345 fpga_add(fpga_xilinx, &zynqmppl);
Michal Simek47e60cb2016-02-01 15:05:58 +0100346#endif
347
Michal Simekc5143012020-02-11 12:43:14 +0100348 if (current_el() == 3)
349 multi_boot();
350
Michal Simek84c72042015-01-15 10:01:51 +0100351 return 0;
352}
353
354int board_early_init_r(void)
355{
356 u32 val;
357
Siva Durga Prasad Paladuguec60a272017-12-07 15:05:30 +0530358 if (current_el() != 3)
359 return 0;
360
Michal Simek90a35db2017-07-12 10:32:18 +0200361 val = readl(&crlapb_base->timestamp_ref_ctrl);
362 val &= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
363
Siva Durga Prasad Paladuguec60a272017-12-07 15:05:30 +0530364 if (!val) {
Michal Simek0785dfd2015-11-05 08:34:35 +0100365 val = readl(&crlapb_base->timestamp_ref_ctrl);
366 val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
367 writel(val, &crlapb_base->timestamp_ref_ctrl);
Michal Simek84c72042015-01-15 10:01:51 +0100368
Michal Simek0785dfd2015-11-05 08:34:35 +0100369 /* Program freq register in System counter */
370 writel(zynqmp_get_system_timer_freq(),
371 &iou_scntr_secure->base_frequency_id_register);
372 /* And enable system counter */
373 writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
374 &iou_scntr_secure->counter_control_register);
375 }
Michal Simek84c72042015-01-15 10:01:51 +0100376 return 0;
377}
378
Nitin Jain51916862018-02-16 12:56:17 +0530379unsigned long do_go_exec(ulong (*entry)(int, char * const []), int argc,
Simon Glass09140112020-05-10 11:40:03 -0600380 char *const argv[])
Nitin Jain51916862018-02-16 12:56:17 +0530381{
382 int ret = 0;
383
384 if (current_el() > 1) {
385 smp_kick_all_cpus();
386 dcache_disable();
387 armv8_switch_to_el1(0x0, 0, 0, 0, (unsigned long)entry,
388 ES_TO_AARCH64);
389 } else {
390 printf("FAIL: current EL is not above EL1\n");
391 ret = EINVAL;
392 }
393 return ret;
394}
395
Michal Simek8d59d7f2016-02-08 09:34:53 +0100396#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
Simon Glass76b00ac2017-03-31 08:40:32 -0600397int dram_init_banksize(void)
Tom Rini361a8792016-12-09 07:56:54 -0500398{
Nitin Jain06789412018-04-20 12:30:40 +0530399 int ret;
400
401 ret = fdtdec_setup_memory_banksize();
402 if (ret)
403 return ret;
404
405 mem_map_fill();
406
407 return 0;
Michal Simek8d59d7f2016-02-08 09:34:53 +0100408}
409
410int dram_init(void)
411{
Siva Durga Prasad Paladugu12308b12018-07-16 15:56:11 +0530412 if (fdtdec_setup_mem_size_base() != 0)
Nathan Rossi950f86c2016-12-19 00:03:34 +1000413 return -EINVAL;
Michal Simek8d59d7f2016-02-08 09:34:53 +0100414
415 return 0;
416}
417#else
Nitin Jain06789412018-04-20 12:30:40 +0530418int dram_init_banksize(void)
419{
Nitin Jain06789412018-04-20 12:30:40 +0530420 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
421 gd->bd->bi_dram[0].size = get_effective_memsize();
Nitin Jain06789412018-04-20 12:30:40 +0530422
423 mem_map_fill();
424
425 return 0;
426}
427
Michal Simek84c72042015-01-15 10:01:51 +0100428int dram_init(void)
429{
Michal Simek61dc92a2018-04-11 16:12:28 +0200430 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
431 CONFIG_SYS_SDRAM_SIZE);
Michal Simek84c72042015-01-15 10:01:51 +0100432
433 return 0;
434}
Michal Simek8d59d7f2016-02-08 09:34:53 +0100435#endif
Michal Simek84c72042015-01-15 10:01:51 +0100436
Michal Simek84c72042015-01-15 10:01:51 +0100437void reset_cpu(ulong addr)
438{
439}
440
Michal Simek4d9bc792020-08-20 10:54:45 +0200441static u8 __maybe_unused zynqmp_get_bootmode(void)
442{
443 u8 bootmode;
444 u32 reg = 0;
445 int ret;
446
447 ret = zynqmp_mmio_read((ulong)&crlapb_base->boot_mode, &reg);
448 if (ret)
449 return -EINVAL;
450
451 if (reg >> BOOT_MODE_ALT_SHIFT)
452 reg >>= BOOT_MODE_ALT_SHIFT;
453
454 bootmode = reg & BOOT_MODES_MASK;
455
456 return bootmode;
457}
458
Michal Simek0bf3f9c2018-12-20 09:33:38 +0100459#if defined(CONFIG_BOARD_LATE_INIT)
Michal Simekd348bea2018-05-17 14:06:06 +0200460static const struct {
461 u32 bit;
462 const char *name;
463} reset_reasons[] = {
464 { RESET_REASON_DEBUG_SYS, "DEBUG" },
465 { RESET_REASON_SOFT, "SOFT" },
466 { RESET_REASON_SRST, "SRST" },
467 { RESET_REASON_PSONLY, "PS-ONLY" },
468 { RESET_REASON_PMU, "PMU" },
469 { RESET_REASON_INTERNAL, "INTERNAL" },
470 { RESET_REASON_EXTERNAL, "EXTERNAL" },
471 {}
472};
473
T Karthik Reddybe523722019-03-13 20:24:18 +0530474static int reset_reason(void)
Michal Simekd348bea2018-05-17 14:06:06 +0200475{
T Karthik Reddybe523722019-03-13 20:24:18 +0530476 u32 reg;
477 int i, ret;
Michal Simekd348bea2018-05-17 14:06:06 +0200478 const char *reason = NULL;
479
T Karthik Reddybe523722019-03-13 20:24:18 +0530480 ret = zynqmp_mmio_read((ulong)&crlapb_base->reset_reason, &reg);
481 if (ret)
482 return -EINVAL;
Michal Simekd348bea2018-05-17 14:06:06 +0200483
484 puts("Reset reason:\t");
485
486 for (i = 0; i < ARRAY_SIZE(reset_reasons); i++) {
T Karthik Reddybe523722019-03-13 20:24:18 +0530487 if (reg & reset_reasons[i].bit) {
Michal Simekd348bea2018-05-17 14:06:06 +0200488 reason = reset_reasons[i].name;
489 printf("%s ", reset_reasons[i].name);
490 break;
491 }
492 }
493
494 puts("\n");
495
496 env_set("reset_reason", reason);
497
Michal Simek3d037522020-03-23 14:02:01 +0100498 ret = zynqmp_mmio_write((ulong)&crlapb_base->reset_reason, ~0, ~0);
T Karthik Reddybe523722019-03-13 20:24:18 +0530499 if (ret)
500 return -EINVAL;
Michal Simekd348bea2018-05-17 14:06:06 +0200501
502 return ret;
503}
504
Michal Simek91d7e0c2019-02-14 13:14:30 +0100505static int set_fdtfile(void)
506{
507 char *compatible, *fdtfile;
508 const char *suffix = ".dtb";
509 const char *vendor = "xilinx/";
Igor Lantsman1b208d52020-06-24 14:33:46 +0200510 int fdt_compat_len;
Michal Simek91d7e0c2019-02-14 13:14:30 +0100511
512 if (env_get("fdtfile"))
513 return 0;
514
Igor Lantsman1b208d52020-06-24 14:33:46 +0200515 compatible = (char *)fdt_getprop(gd->fdt_blob, 0, "compatible",
516 &fdt_compat_len);
517 if (compatible && fdt_compat_len) {
518 char *name;
519
Michal Simek91d7e0c2019-02-14 13:14:30 +0100520 debug("Compatible: %s\n", compatible);
521
Igor Lantsman1b208d52020-06-24 14:33:46 +0200522 name = strchr(compatible, ',');
523 if (!name)
524 return -EINVAL;
Michal Simek91d7e0c2019-02-14 13:14:30 +0100525
Igor Lantsman1b208d52020-06-24 14:33:46 +0200526 name++;
527
528 fdtfile = calloc(1, strlen(vendor) + strlen(name) +
Michal Simek91d7e0c2019-02-14 13:14:30 +0100529 strlen(suffix) + 1);
530 if (!fdtfile)
531 return -ENOMEM;
532
Igor Lantsman1b208d52020-06-24 14:33:46 +0200533 sprintf(fdtfile, "%s%s%s", vendor, name, suffix);
Michal Simek91d7e0c2019-02-14 13:14:30 +0100534
535 env_set("fdtfile", fdtfile);
536 free(fdtfile);
537 }
538
539 return 0;
540}
541
Michal Simek84c72042015-01-15 10:01:51 +0100542int board_late_init(void)
543{
Michal Simek84c72042015-01-15 10:01:51 +0100544 u8 bootmode;
Michal Simek2882b392018-04-25 11:20:43 +0200545 struct udevice *dev;
546 int bootseq = -1;
547 int bootseq_len = 0;
Michal Simek0478b0b2018-04-25 11:10:34 +0200548 int env_targets_len = 0;
Michal Simekb72894f2016-04-22 14:28:54 +0200549 const char *mode;
550 char *new_targets;
Siva Durga Prasad Paladugu01c42d32017-12-20 16:35:06 +0530551 char *env_targets;
Siva Durga Prasad Paladugud1db89f2017-02-21 17:58:28 +0530552 int ret;
Michal Simekb72894f2016-04-22 14:28:54 +0200553
Michal Simeke615f392018-10-05 08:55:16 +0200554#if defined(CONFIG_USB_ETHER) && !defined(CONFIG_USB_GADGET_DOWNLOAD)
555 usb_ether_init();
556#endif
557
Michal Simekb72894f2016-04-22 14:28:54 +0200558 if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
559 debug("Saved variables - Skipping\n");
560 return 0;
561 }
Michal Simek84c72042015-01-15 10:01:51 +0100562
Michal Simek62b96262020-07-28 12:45:47 +0200563 if (!CONFIG_IS_ENABLED(ENV_VARS_UBOOT_RUNTIME_CONFIG))
564 return 0;
565
Michal Simek91d7e0c2019-02-14 13:14:30 +0100566 ret = set_fdtfile();
567 if (ret)
568 return ret;
569
Michal Simek51f6c522020-04-08 11:04:41 +0200570 bootmode = zynqmp_get_bootmode();
Michal Simek84c72042015-01-15 10:01:51 +0100571
Michal Simekfb909172015-09-20 17:20:42 +0200572 puts("Bootmode: ");
Michal Simek84c72042015-01-15 10:01:51 +0100573 switch (bootmode) {
Michal Simekd58fc122016-08-19 14:14:52 +0200574 case USB_MODE:
575 puts("USB_MODE\n");
576 mode = "usb";
Michal Simek07656ba2017-12-01 15:18:24 +0100577 env_set("modeboot", "usb_dfu_spl");
Michal Simekd58fc122016-08-19 14:14:52 +0200578 break;
Siva Durga Prasad Paladugu0a5bcc82015-03-13 11:10:26 +0530579 case JTAG_MODE:
Michal Simekfb909172015-09-20 17:20:42 +0200580 puts("JTAG_MODE\n");
Siva Durga Prasad Paladugu5d2274c2019-06-25 17:41:09 +0530581 mode = "jtag pxe dhcp";
Michal Simek07656ba2017-12-01 15:18:24 +0100582 env_set("modeboot", "jtagboot");
Siva Durga Prasad Paladugu0a5bcc82015-03-13 11:10:26 +0530583 break;
584 case QSPI_MODE_24BIT:
585 case QSPI_MODE_32BIT:
Michal Simekb72894f2016-04-22 14:28:54 +0200586 mode = "qspi0";
Michal Simekfb909172015-09-20 17:20:42 +0200587 puts("QSPI_MODE\n");
Michal Simek07656ba2017-12-01 15:18:24 +0100588 env_set("modeboot", "qspiboot");
Siva Durga Prasad Paladugu0a5bcc82015-03-13 11:10:26 +0530589 break;
Michal Simek39c56f52015-04-15 15:02:28 +0200590 case EMMC_MODE:
Michal Simek78678fe2015-10-05 15:59:38 +0200591 puts("EMMC_MODE\n");
T Karthik Reddy18be60b2019-12-17 06:41:42 -0700592 if (uclass_get_device_by_name(UCLASS_MMC,
593 "mmc@ff160000", &dev) &&
594 uclass_get_device_by_name(UCLASS_MMC,
595 "sdhci@ff160000", &dev)) {
596 puts("Boot from EMMC but without SD0 enabled!\n");
597 return -1;
598 }
599 debug("mmc0 device found at %p, seq %d\n", dev, dev->seq);
600
601 mode = "mmc";
602 bootseq = dev->seq;
Michal Simek78678fe2015-10-05 15:59:38 +0200603 break;
604 case SD_MODE:
Michal Simekfb909172015-09-20 17:20:42 +0200605 puts("SD_MODE\n");
Michal Simek2882b392018-04-25 11:20:43 +0200606 if (uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugue7c9de62019-01-03 15:44:24 +0530607 "mmc@ff160000", &dev) &&
608 uclass_get_device_by_name(UCLASS_MMC,
Michal Simek2882b392018-04-25 11:20:43 +0200609 "sdhci@ff160000", &dev)) {
610 puts("Boot from SD0 but without SD0 enabled!\n");
611 return -1;
612 }
613 debug("mmc0 device found at %p, seq %d\n", dev, dev->seq);
614
615 mode = "mmc";
616 bootseq = dev->seq;
Michal Simek07656ba2017-12-01 15:18:24 +0100617 env_set("modeboot", "sdboot");
Michal Simek84c72042015-01-15 10:01:51 +0100618 break;
Siva Durga Prasad Paladugue1992272016-09-21 11:45:05 +0530619 case SD1_LSHFT_MODE:
620 puts("LVL_SHFT_");
621 /* fall through */
Michal Simekaf813ac2015-10-05 10:51:12 +0200622 case SD_MODE1:
Michal Simekfb909172015-09-20 17:20:42 +0200623 puts("SD_MODE1\n");
Michal Simek2882b392018-04-25 11:20:43 +0200624 if (uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugue7c9de62019-01-03 15:44:24 +0530625 "mmc@ff170000", &dev) &&
626 uclass_get_device_by_name(UCLASS_MMC,
Michal Simek2882b392018-04-25 11:20:43 +0200627 "sdhci@ff170000", &dev)) {
628 puts("Boot from SD1 but without SD1 enabled!\n");
629 return -1;
630 }
631 debug("mmc1 device found at %p, seq %d\n", dev, dev->seq);
632
633 mode = "mmc";
634 bootseq = dev->seq;
Michal Simek07656ba2017-12-01 15:18:24 +0100635 env_set("modeboot", "sdboot");
Michal Simekaf813ac2015-10-05 10:51:12 +0200636 break;
637 case NAND_MODE:
Michal Simekfb909172015-09-20 17:20:42 +0200638 puts("NAND_MODE\n");
Michal Simekb72894f2016-04-22 14:28:54 +0200639 mode = "nand0";
Michal Simek07656ba2017-12-01 15:18:24 +0100640 env_set("modeboot", "nandboot");
Michal Simekaf813ac2015-10-05 10:51:12 +0200641 break;
Michal Simek84c72042015-01-15 10:01:51 +0100642 default:
Michal Simekb72894f2016-04-22 14:28:54 +0200643 mode = "";
Michal Simek84c72042015-01-15 10:01:51 +0100644 printf("Invalid Boot Mode:0x%x\n", bootmode);
645 break;
646 }
647
Michal Simek2882b392018-04-25 11:20:43 +0200648 if (bootseq >= 0) {
649 bootseq_len = snprintf(NULL, 0, "%i", bootseq);
650 debug("Bootseq len: %x\n", bootseq_len);
651 }
652
Michal Simekb72894f2016-04-22 14:28:54 +0200653 /*
654 * One terminating char + one byte for space between mode
655 * and default boot_targets
656 */
Siva Durga Prasad Paladugu01c42d32017-12-20 16:35:06 +0530657 env_targets = env_get("boot_targets");
Michal Simek0478b0b2018-04-25 11:10:34 +0200658 if (env_targets)
659 env_targets_len = strlen(env_targets);
660
Michal Simek2882b392018-04-25 11:20:43 +0200661 new_targets = calloc(1, strlen(mode) + env_targets_len + 2 +
662 bootseq_len);
Michal Simek1e3e68f2018-06-13 09:42:41 +0200663 if (!new_targets)
664 return -ENOMEM;
Michal Simek0478b0b2018-04-25 11:10:34 +0200665
Michal Simek2882b392018-04-25 11:20:43 +0200666 if (bootseq >= 0)
667 sprintf(new_targets, "%s%x %s", mode, bootseq,
668 env_targets ? env_targets : "");
669 else
670 sprintf(new_targets, "%s %s", mode,
671 env_targets ? env_targets : "");
Michal Simekb72894f2016-04-22 14:28:54 +0200672
Simon Glass382bee52017-08-03 12:22:09 -0600673 env_set("boot_targets", new_targets);
Michal Simekb72894f2016-04-22 14:28:54 +0200674
Michal Simekd348bea2018-05-17 14:06:06 +0200675 reset_reason();
676
Michal Simek80fdef12020-03-31 12:39:37 +0200677 return board_late_init_xilinx();
Michal Simek84c72042015-01-15 10:01:51 +0100678}
Michal Simek0bf3f9c2018-12-20 09:33:38 +0100679#endif
Siva Durga Prasad Paladugu84696ff2015-08-04 13:01:05 +0530680
681int checkboard(void)
682{
Michal Simek5af08552016-01-25 11:04:21 +0100683 puts("Board: Xilinx ZynqMP\n");
Siva Durga Prasad Paladugu84696ff2015-08-04 13:01:05 +0530684 return 0;
685}
Michal Simek1025bd02020-07-30 13:37:49 +0200686
687enum env_location env_get_location(enum env_operation op, int prio)
688{
689 u32 bootmode = zynqmp_get_bootmode();
690
691 if (prio)
692 return ENVL_UNKNOWN;
693
694 switch (bootmode) {
695 case EMMC_MODE:
696 case SD_MODE:
697 case SD1_LSHFT_MODE:
698 case SD_MODE1:
699 if (IS_ENABLED(CONFIG_ENV_IS_IN_FAT))
700 return ENVL_FAT;
701 if (IS_ENABLED(CONFIG_ENV_IS_IN_EXT4))
702 return ENVL_EXT4;
703 return ENVL_UNKNOWN;
704 case NAND_MODE:
705 if (IS_ENABLED(CONFIG_ENV_IS_IN_NAND))
706 return ENVL_NAND;
707 if (IS_ENABLED(CONFIG_ENV_IS_IN_UBI))
708 return ENVL_UBI;
709 return ENVL_UNKNOWN;
710 case QSPI_MODE_24BIT:
711 case QSPI_MODE_32BIT:
712 if (IS_ENABLED(CONFIG_ENV_IS_IN_SPI_FLASH))
713 return ENVL_SPI_FLASH;
714 return ENVL_UNKNOWN;
715 case JTAG_MODE:
716 default:
717 return ENVL_NOWHERE;
718 }
719}