blob: db3f5978a9289e5291cf6ac346509c5939b1b1ac [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek84c72042015-01-15 10:01:51 +01002/*
3 * (C) Copyright 2014 - 2015 Xilinx, Inc.
4 * Michal Simek <michal.simek@xilinx.com>
Michal Simek84c72042015-01-15 10:01:51 +01005 */
6
7#include <common.h>
Simon Glass09140112020-05-10 11:40:03 -06008#include <command.h>
Simon Glass62270f42019-11-14 12:57:35 -07009#include <cpu_func.h>
Michal Simekc0adba52020-01-07 09:02:52 +010010#include <debug_uart.h>
Simon Glass9fb625c2019-08-01 09:46:51 -060011#include <env.h>
Michal Simek1025bd02020-07-30 13:37:49 +020012#include <env_internal.h>
Simon Glass52559322019-11-14 12:57:46 -070013#include <init.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060014#include <log.h>
Simon Glass90526e92020-05-10 11:39:56 -060015#include <net.h>
Michal Simek679b9942015-09-30 17:26:55 +020016#include <sata.h>
Michal Simek6fe6f132015-07-23 13:27:40 +020017#include <ahci.h>
18#include <scsi.h>
Michal Simekb72894f2016-04-22 14:28:54 +020019#include <malloc.h>
Michal Simek4490e012018-04-19 15:43:38 +020020#include <wdt.h>
Michal Simek0785dfd2015-11-05 08:34:35 +010021#include <asm/arch/clk.h>
Michal Simek84c72042015-01-15 10:01:51 +010022#include <asm/arch/hardware.h>
23#include <asm/arch/sys_proto.h>
Michal Simek2ad341e2018-01-10 09:36:09 +010024#include <asm/arch/psu_init_gpl.h>
Simon Glass90526e92020-05-10 11:39:56 -060025#include <asm/cache.h>
Michal Simek84c72042015-01-15 10:01:51 +010026#include <asm/io.h>
Simon Glass25a58182020-05-10 11:40:06 -060027#include <asm/ptrace.h>
Michal Simek2882b392018-04-25 11:20:43 +020028#include <dm/device.h>
Michal Simek4490e012018-04-19 15:43:38 +020029#include <dm/uclass.h>
Siva Durga Prasad Paladugu16fa00a2015-08-04 13:03:26 +053030#include <usb.h>
31#include <dwc3-uboot.h>
Michal Simek47e60cb2016-02-01 15:05:58 +010032#include <zynqmppl.h>
Ibai Erkiaga009ab7b2019-09-27 11:37:01 +010033#include <zynqmp_firmware.h>
Michal Simek9feff382016-09-01 11:16:40 +020034#include <g_dnl.h>
Simon Glasscd93d622020-05-10 11:40:13 -060035#include <linux/bitops.h>
Simon Glassc05ed002020-05-10 11:40:11 -060036#include <linux/delay.h>
37#include <linux/sizes.h>
Michal Simek80fdef12020-03-31 12:39:37 +020038#include "../common/board.h"
Michal Simek84c72042015-01-15 10:01:51 +010039
Luca Ceresolic28a9cf2019-05-21 18:06:43 +020040#include "pm_cfg_obj.h"
41
Ibai Erkiagafa793162020-08-04 23:17:31 +010042#define ZYNQMP_VERSION_SIZE 7
43#define EFUSE_VCU_DIS_MASK 0x100
44#define EFUSE_VCU_DIS_SHIFT 8
45#define EFUSE_GPU_DIS_MASK 0x20
46#define EFUSE_GPU_DIS_SHIFT 5
47#define IDCODE2_PL_INIT_MASK 0x200
48#define IDCODE2_PL_INIT_SHIFT 9
49
Michal Simek84c72042015-01-15 10:01:51 +010050DECLARE_GLOBAL_DATA_PTR;
51
Michal Simek29bd8ad2020-09-09 14:41:56 +020052#if CONFIG_IS_ENABLED(FPGA) && defined(CONFIG_FPGA_ZYNQMPPL)
Michal Simek47e60cb2016-02-01 15:05:58 +010053static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC;
54
Ibai Erkiagafa793162020-08-04 23:17:31 +010055enum {
56 ZYNQMP_VARIANT_EG = BIT(0U),
57 ZYNQMP_VARIANT_EV = BIT(1U),
58 ZYNQMP_VARIANT_CG = BIT(2U),
59 ZYNQMP_VARIANT_DR = BIT(3U),
60};
61
Michal Simek47e60cb2016-02-01 15:05:58 +010062static const struct {
Michal Simek8ebdf9e2017-11-06 12:55:59 +010063 u32 id;
Ibai Erkiagafa793162020-08-04 23:17:31 +010064 u8 device;
65 u8 variants;
Michal Simek47e60cb2016-02-01 15:05:58 +010066} zynqmp_devices[] = {
67 {
Ibai Erkiagafa793162020-08-04 23:17:31 +010068 .id = 0x04711093,
69 .device = 2,
70 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG,
Michal Simek47e60cb2016-02-01 15:05:58 +010071 },
72 {
Ibai Erkiagafa793162020-08-04 23:17:31 +010073 .id = 0x04710093,
74 .device = 3,
75 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG,
Michal Simek494fffe2017-08-22 14:58:53 +020076 },
77 {
Ibai Erkiagafa793162020-08-04 23:17:31 +010078 .id = 0x04721093,
79 .device = 4,
80 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG |
81 ZYNQMP_VARIANT_EV,
Michal Simek47e60cb2016-02-01 15:05:58 +010082 },
83 {
Ibai Erkiagafa793162020-08-04 23:17:31 +010084 .id = 0x04720093,
85 .device = 5,
86 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG |
87 ZYNQMP_VARIANT_EV,
Michal Simek494fffe2017-08-22 14:58:53 +020088 },
89 {
Ibai Erkiagafa793162020-08-04 23:17:31 +010090 .id = 0x04739093,
91 .device = 6,
92 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG,
Michal Simek47e60cb2016-02-01 15:05:58 +010093 },
94 {
Ibai Erkiagafa793162020-08-04 23:17:31 +010095 .id = 0x04730093,
96 .device = 7,
97 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG |
98 ZYNQMP_VARIANT_EV,
Michal Simek494fffe2017-08-22 14:58:53 +020099 },
100 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100101 .id = 0x04738093,
102 .device = 9,
Michal Simekbbe086a2020-10-02 14:42:05 +0200103 .variants = ZYNQMP_VARIANT_EG | ZYNQMP_VARIANT_CG,
Michal Simek494fffe2017-08-22 14:58:53 +0200104 },
105 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100106 .id = 0x04740093,
107 .device = 11,
108 .variants = ZYNQMP_VARIANT_EG,
Michal Simek47e60cb2016-02-01 15:05:58 +0100109 },
110 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100111 .id = 0x04750093,
112 .device = 15,
113 .variants = ZYNQMP_VARIANT_EG,
Michal Simek494fffe2017-08-22 14:58:53 +0200114 },
115 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100116 .id = 0x04759093,
117 .device = 17,
118 .variants = ZYNQMP_VARIANT_EG,
Michal Simek494fffe2017-08-22 14:58:53 +0200119 },
120 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100121 .id = 0x04758093,
122 .device = 19,
123 .variants = ZYNQMP_VARIANT_EG,
Michal Simek47e60cb2016-02-01 15:05:58 +0100124 },
125 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100126 .id = 0x047E1093,
127 .device = 21,
128 .variants = ZYNQMP_VARIANT_DR,
Michal Simek494fffe2017-08-22 14:58:53 +0200129 },
130 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100131 .id = 0x047E3093,
132 .device = 23,
133 .variants = ZYNQMP_VARIANT_DR,
Michal Simek494fffe2017-08-22 14:58:53 +0200134 },
135 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100136 .id = 0x047E5093,
137 .device = 25,
138 .variants = ZYNQMP_VARIANT_DR,
Michal Simek47e60cb2016-02-01 15:05:58 +0100139 },
140 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100141 .id = 0x047E4093,
142 .device = 27,
143 .variants = ZYNQMP_VARIANT_DR,
Michal Simek494fffe2017-08-22 14:58:53 +0200144 },
145 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100146 .id = 0x047E0093,
147 .device = 28,
148 .variants = ZYNQMP_VARIANT_DR,
Michal Simek47e60cb2016-02-01 15:05:58 +0100149 },
150 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100151 .id = 0x047E2093,
152 .device = 29,
153 .variants = ZYNQMP_VARIANT_DR,
Michal Simek494fffe2017-08-22 14:58:53 +0200154 },
155 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100156 .id = 0x047E6093,
157 .device = 39,
158 .variants = ZYNQMP_VARIANT_DR,
Michal Simek494fffe2017-08-22 14:58:53 +0200159 },
Michal Simek47e60cb2016-02-01 15:05:58 +0100160 {
Michal Simeke17c5ec2020-09-11 09:22:15 +0200161 .id = 0x047FD093,
162 .device = 43,
163 .variants = ZYNQMP_VARIANT_DR,
Michal Simek47e60cb2016-02-01 15:05:58 +0100164 },
165 {
Michal Simeke17c5ec2020-09-11 09:22:15 +0200166 .id = 0x047F8093,
167 .device = 46,
168 .variants = ZYNQMP_VARIANT_DR,
Michal Simek47e60cb2016-02-01 15:05:58 +0100169 },
170 {
Michal Simeke17c5ec2020-09-11 09:22:15 +0200171 .id = 0x047FF093,
172 .device = 47,
173 .variants = ZYNQMP_VARIANT_DR,
Michal Simek47e60cb2016-02-01 15:05:58 +0100174 },
Michal Simekb030fed2017-06-02 08:08:59 +0200175 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100176 .id = 0x047FB093,
177 .device = 48,
178 .variants = ZYNQMP_VARIANT_DR,
Michal Simekb030fed2017-06-02 08:08:59 +0200179 },
180 {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100181 .id = 0x047FE093,
182 .device = 49,
183 .variants = ZYNQMP_VARIANT_DR,
Siva Durga Prasad Paladugu134b0c82019-07-23 11:56:17 +0530184 },
Michal Simek47e60cb2016-02-01 15:05:58 +0100185};
186
Michal Simek47e60cb2016-02-01 15:05:58 +0100187static char *zynqmp_get_silicon_idcode_name(void)
188{
Ibai Erkiagafa793162020-08-04 23:17:31 +0100189 u32 i;
190 u32 idcode, idcode2;
Michal Simekced4d462020-08-05 12:41:35 +0200191 char name[ZYNQMP_VERSION_SIZE];
Ibai Erkiaga050f10f2020-08-04 23:17:30 +0100192 u32 ret_payload[PAYLOAD_ARG_CNT];
Michal Simek0d76b712020-10-07 15:13:17 +0200193 int ret;
Michal Simek47e60cb2016-02-01 15:05:58 +0100194
Ibai Erkiaga050f10f2020-08-04 23:17:30 +0100195 xilinx_pm_request(PM_GET_CHIPID, 0, 0, 0, 0, ret_payload);
196
197 /*
198 * Firmware returns:
199 * payload[0][31:0] = status of the operation
200 * payload[1]] = IDCODE
201 * payload[2][19:0] = Version
202 * payload[2][28:20] = EXTENDED_IDCODE
203 * payload[2][29] = PL_INIT
204 */
205
Ibai Erkiagafa793162020-08-04 23:17:31 +0100206 idcode = ret_payload[1];
207 idcode2 = ret_payload[2] >> ZYNQMP_CSU_VERSION_EMPTY_SHIFT;
208 debug("%s, IDCODE: 0x%0X, IDCODE2: 0x%0X\r\n", __func__, idcode,
209 idcode2);
Michal Simek494fffe2017-08-22 14:58:53 +0200210
Michal Simek47e60cb2016-02-01 15:05:58 +0100211 for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
Ibai Erkiagafa793162020-08-04 23:17:31 +0100212 if (zynqmp_devices[i].id == (idcode & 0x0FFFFFFF))
213 break;
Michal Simek47e60cb2016-02-01 15:05:58 +0100214 }
Siva Durga Prasad Paladugu83bf2ff2018-03-02 16:20:10 +0530215
216 if (i >= ARRAY_SIZE(zynqmp_devices))
217 return "unknown";
218
Ibai Erkiagafa793162020-08-04 23:17:31 +0100219 /* Add device prefix to the name */
Michal Simek0d76b712020-10-07 15:13:17 +0200220 ret = snprintf(name, ZYNQMP_VERSION_SIZE, "zu%d",
221 zynqmp_devices[i].device);
222 if (ret <= 0)
223 return "unknown";
Siva Durga Prasad Paladugu83bf2ff2018-03-02 16:20:10 +0530224
Ibai Erkiagafa793162020-08-04 23:17:31 +0100225 if (zynqmp_devices[i].variants & ZYNQMP_VARIANT_EV) {
226 /* Devices with EV variant might be EG/CG/EV family */
227 if (idcode2 & IDCODE2_PL_INIT_MASK) {
228 u32 family = ((idcode2 & EFUSE_VCU_DIS_MASK) >>
229 EFUSE_VCU_DIS_SHIFT) << 1 |
230 ((idcode2 & EFUSE_GPU_DIS_MASK) >>
231 EFUSE_GPU_DIS_SHIFT);
232
233 /*
234 * Get family name based on extended idcode values as
235 * determined on UG1087, EXTENDED_IDCODE register
236 * description
237 */
238 switch (family) {
239 case 0x00:
240 strncat(name, "ev", 2);
241 break;
242 case 0x10:
243 strncat(name, "eg", 2);
244 break;
245 case 0x11:
246 strncat(name, "cg", 2);
247 break;
248 default:
249 /* Do not append family name*/
250 break;
251 }
252 } else {
253 /*
254 * When PL powered down the VCU Disable efuse cannot be
255 * read. So, ignore the bit and just findout if it is CG
256 * or EG/EV variant.
257 */
258 strncat(name, (idcode2 & EFUSE_GPU_DIS_MASK) ? "cg" :
259 "e", 2);
Siva Durga Prasad Paladugu5473f242018-10-26 17:47:55 +0530260 }
Ibai Erkiagafa793162020-08-04 23:17:31 +0100261 } else if (zynqmp_devices[i].variants & ZYNQMP_VARIANT_CG) {
262 /* Devices with CG variant might be EG or CG family */
263 strncat(name, (idcode2 & EFUSE_GPU_DIS_MASK) ? "cg" : "eg", 2);
264 } else if (zynqmp_devices[i].variants & ZYNQMP_VARIANT_EG) {
265 strncat(name, "eg", 2);
266 } else if (zynqmp_devices[i].variants & ZYNQMP_VARIANT_DR) {
267 strncat(name, "dr", 2);
268 } else {
269 debug("Variant not identified\n");
Siva Durga Prasad Paladugu5473f242018-10-26 17:47:55 +0530270 }
271
Michal Simekced4d462020-08-05 12:41:35 +0200272 return strdup(name);
Michal Simek47e60cb2016-02-01 15:05:58 +0100273}
274#endif
275
Michal Simekfb4000e2017-02-07 14:32:26 +0100276int board_early_init_f(void)
277{
Michal Simek88f05a92018-01-15 12:52:59 +0100278#if defined(CONFIG_ZYNQMP_PSU_INIT_ENABLED)
Michal Simekc0adba52020-01-07 09:02:52 +0100279 int ret;
280
Michal Simekf32e79f2018-01-10 11:48:48 +0100281 ret = psu_init();
Michal Simekc0adba52020-01-07 09:02:52 +0100282 if (ret)
283 return ret;
Michal Simekf8451f12020-03-20 08:59:02 +0100284
285 /* Delay is required for clocks to be propagated */
286 udelay(1000000);
Michal Simek55de0922017-07-12 13:08:41 +0200287#endif
288
Michal Simekc0adba52020-01-07 09:02:52 +0100289#ifdef CONFIG_DEBUG_UART
290 /* Uart debug for sure */
291 debug_uart_init();
292 puts("Debug uart enabled\n"); /* or printch() */
293#endif
294
295 return 0;
Michal Simekfb4000e2017-02-07 14:32:26 +0100296}
297
Michal Simekc5143012020-02-11 12:43:14 +0100298static int multi_boot(void)
299{
300 u32 multiboot;
301
302 multiboot = readl(&csu_base->multi_boot);
303
Michal Simek3ccea692020-05-27 12:50:33 +0200304 printf("Multiboot:\t%d\n", multiboot);
Michal Simekc5143012020-02-11 12:43:14 +0100305
306 return 0;
307}
308
Mike Looijmansdfbe4922019-10-18 07:34:13 +0200309#define PS_SYSMON_ANALOG_BUS_VAL 0x3210
310#define PS_SYSMON_ANALOG_BUS_REG 0xFFA50914
311
Michal Simek84c72042015-01-15 10:01:51 +0100312int board_init(void)
313{
Michal Simek66ef85d2020-03-04 08:48:16 +0100314#if defined(CONFIG_ZYNQMP_FIRMWARE)
Ibai Erkiaga325a22d2019-09-27 11:37:04 +0100315 struct udevice *dev;
316
317 uclass_get_device_by_name(UCLASS_FIRMWARE, "zynqmp-power", &dev);
318 if (!dev)
319 panic("PMU Firmware device not found - Enable it");
Michal Simek66ef85d2020-03-04 08:48:16 +0100320#endif
Ibai Erkiaga325a22d2019-09-27 11:37:04 +0100321
Luca Ceresolic28a9cf2019-05-21 18:06:43 +0200322#if defined(CONFIG_SPL_BUILD)
323 /* Check *at build time* if the filename is an non-empty string */
324 if (sizeof(CONFIG_ZYNQMP_SPL_PM_CFG_OBJ_FILE) > 1)
325 zynqmp_pmufw_load_config_object(zynqmp_pm_cfg_obj,
326 zynqmp_pm_cfg_obj_size);
Michal Simekd61728c2020-08-03 13:01:45 +0200327#else
328 if (CONFIG_IS_ENABLED(DM_I2C) && CONFIG_IS_ENABLED(I2C_EEPROM))
329 xilinx_read_eeprom();
Luca Ceresolic28a9cf2019-05-21 18:06:43 +0200330#endif
331
Michal Simeka0736ef2015-06-22 14:31:06 +0200332 printf("EL Level:\tEL%d\n", current_el());
333
Mike Looijmansdfbe4922019-10-18 07:34:13 +0200334 /* Bug in ROM sets wrong value in this register */
335 writel(PS_SYSMON_ANALOG_BUS_VAL, PS_SYSMON_ANALOG_BUS_REG);
336
Michal Simek29bd8ad2020-09-09 14:41:56 +0200337#if CONFIG_IS_ENABLED(FPGA) && defined(CONFIG_FPGA_ZYNQMPPL)
Ibai Erkiaga4b2ad7b2020-08-04 23:17:29 +0100338 zynqmppl.name = zynqmp_get_silicon_idcode_name();
339 printf("Chip ID:\t%s\n", zynqmppl.name);
340 fpga_init();
341 fpga_add(fpga_xilinx, &zynqmppl);
Michal Simek47e60cb2016-02-01 15:05:58 +0100342#endif
343
Michal Simekc5143012020-02-11 12:43:14 +0100344 if (current_el() == 3)
345 multi_boot();
346
Michal Simek84c72042015-01-15 10:01:51 +0100347 return 0;
348}
349
350int board_early_init_r(void)
351{
352 u32 val;
353
Siva Durga Prasad Paladuguec60a272017-12-07 15:05:30 +0530354 if (current_el() != 3)
355 return 0;
356
Michal Simek90a35db2017-07-12 10:32:18 +0200357 val = readl(&crlapb_base->timestamp_ref_ctrl);
358 val &= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
359
Siva Durga Prasad Paladuguec60a272017-12-07 15:05:30 +0530360 if (!val) {
Michal Simek0785dfd2015-11-05 08:34:35 +0100361 val = readl(&crlapb_base->timestamp_ref_ctrl);
362 val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
363 writel(val, &crlapb_base->timestamp_ref_ctrl);
Michal Simek84c72042015-01-15 10:01:51 +0100364
Michal Simek0785dfd2015-11-05 08:34:35 +0100365 /* Program freq register in System counter */
366 writel(zynqmp_get_system_timer_freq(),
367 &iou_scntr_secure->base_frequency_id_register);
368 /* And enable system counter */
369 writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
370 &iou_scntr_secure->counter_control_register);
371 }
Michal Simek84c72042015-01-15 10:01:51 +0100372 return 0;
373}
374
Nitin Jain51916862018-02-16 12:56:17 +0530375unsigned long do_go_exec(ulong (*entry)(int, char * const []), int argc,
Simon Glass09140112020-05-10 11:40:03 -0600376 char *const argv[])
Nitin Jain51916862018-02-16 12:56:17 +0530377{
378 int ret = 0;
379
380 if (current_el() > 1) {
381 smp_kick_all_cpus();
382 dcache_disable();
383 armv8_switch_to_el1(0x0, 0, 0, 0, (unsigned long)entry,
384 ES_TO_AARCH64);
385 } else {
386 printf("FAIL: current EL is not above EL1\n");
387 ret = EINVAL;
388 }
389 return ret;
390}
391
Michal Simek8d59d7f2016-02-08 09:34:53 +0100392#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
Simon Glass76b00ac2017-03-31 08:40:32 -0600393int dram_init_banksize(void)
Tom Rini361a8792016-12-09 07:56:54 -0500394{
Nitin Jain06789412018-04-20 12:30:40 +0530395 int ret;
396
397 ret = fdtdec_setup_memory_banksize();
398 if (ret)
399 return ret;
400
401 mem_map_fill();
402
403 return 0;
Michal Simek8d59d7f2016-02-08 09:34:53 +0100404}
405
406int dram_init(void)
407{
Siva Durga Prasad Paladugu12308b12018-07-16 15:56:11 +0530408 if (fdtdec_setup_mem_size_base() != 0)
Nathan Rossi950f86c2016-12-19 00:03:34 +1000409 return -EINVAL;
Michal Simek8d59d7f2016-02-08 09:34:53 +0100410
411 return 0;
412}
413#else
Nitin Jain06789412018-04-20 12:30:40 +0530414int dram_init_banksize(void)
415{
Nitin Jain06789412018-04-20 12:30:40 +0530416 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
417 gd->bd->bi_dram[0].size = get_effective_memsize();
Nitin Jain06789412018-04-20 12:30:40 +0530418
419 mem_map_fill();
420
421 return 0;
422}
423
Michal Simek84c72042015-01-15 10:01:51 +0100424int dram_init(void)
425{
Michal Simek61dc92a2018-04-11 16:12:28 +0200426 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
427 CONFIG_SYS_SDRAM_SIZE);
Michal Simek84c72042015-01-15 10:01:51 +0100428
429 return 0;
430}
Michal Simek8d59d7f2016-02-08 09:34:53 +0100431#endif
Michal Simek84c72042015-01-15 10:01:51 +0100432
Michal Simek84c72042015-01-15 10:01:51 +0100433void reset_cpu(ulong addr)
434{
435}
436
Michal Simek4d9bc792020-08-20 10:54:45 +0200437static u8 __maybe_unused zynqmp_get_bootmode(void)
438{
439 u8 bootmode;
440 u32 reg = 0;
441 int ret;
442
443 ret = zynqmp_mmio_read((ulong)&crlapb_base->boot_mode, &reg);
444 if (ret)
445 return -EINVAL;
446
447 if (reg >> BOOT_MODE_ALT_SHIFT)
448 reg >>= BOOT_MODE_ALT_SHIFT;
449
450 bootmode = reg & BOOT_MODES_MASK;
451
452 return bootmode;
453}
454
Michal Simek0bf3f9c2018-12-20 09:33:38 +0100455#if defined(CONFIG_BOARD_LATE_INIT)
Michal Simekd348bea2018-05-17 14:06:06 +0200456static const struct {
457 u32 bit;
458 const char *name;
459} reset_reasons[] = {
460 { RESET_REASON_DEBUG_SYS, "DEBUG" },
461 { RESET_REASON_SOFT, "SOFT" },
462 { RESET_REASON_SRST, "SRST" },
463 { RESET_REASON_PSONLY, "PS-ONLY" },
464 { RESET_REASON_PMU, "PMU" },
465 { RESET_REASON_INTERNAL, "INTERNAL" },
466 { RESET_REASON_EXTERNAL, "EXTERNAL" },
467 {}
468};
469
T Karthik Reddybe523722019-03-13 20:24:18 +0530470static int reset_reason(void)
Michal Simekd348bea2018-05-17 14:06:06 +0200471{
T Karthik Reddybe523722019-03-13 20:24:18 +0530472 u32 reg;
473 int i, ret;
Michal Simekd348bea2018-05-17 14:06:06 +0200474 const char *reason = NULL;
475
T Karthik Reddybe523722019-03-13 20:24:18 +0530476 ret = zynqmp_mmio_read((ulong)&crlapb_base->reset_reason, &reg);
477 if (ret)
478 return -EINVAL;
Michal Simekd348bea2018-05-17 14:06:06 +0200479
480 puts("Reset reason:\t");
481
482 for (i = 0; i < ARRAY_SIZE(reset_reasons); i++) {
T Karthik Reddybe523722019-03-13 20:24:18 +0530483 if (reg & reset_reasons[i].bit) {
Michal Simekd348bea2018-05-17 14:06:06 +0200484 reason = reset_reasons[i].name;
485 printf("%s ", reset_reasons[i].name);
486 break;
487 }
488 }
489
490 puts("\n");
491
492 env_set("reset_reason", reason);
493
Michal Simek3d037522020-03-23 14:02:01 +0100494 ret = zynqmp_mmio_write((ulong)&crlapb_base->reset_reason, ~0, ~0);
T Karthik Reddybe523722019-03-13 20:24:18 +0530495 if (ret)
496 return -EINVAL;
Michal Simekd348bea2018-05-17 14:06:06 +0200497
498 return ret;
499}
500
Michal Simek91d7e0c2019-02-14 13:14:30 +0100501static int set_fdtfile(void)
502{
503 char *compatible, *fdtfile;
504 const char *suffix = ".dtb";
505 const char *vendor = "xilinx/";
Igor Lantsman1b208d52020-06-24 14:33:46 +0200506 int fdt_compat_len;
Michal Simek91d7e0c2019-02-14 13:14:30 +0100507
508 if (env_get("fdtfile"))
509 return 0;
510
Igor Lantsman1b208d52020-06-24 14:33:46 +0200511 compatible = (char *)fdt_getprop(gd->fdt_blob, 0, "compatible",
512 &fdt_compat_len);
513 if (compatible && fdt_compat_len) {
514 char *name;
515
Michal Simek91d7e0c2019-02-14 13:14:30 +0100516 debug("Compatible: %s\n", compatible);
517
Igor Lantsman1b208d52020-06-24 14:33:46 +0200518 name = strchr(compatible, ',');
519 if (!name)
520 return -EINVAL;
Michal Simek91d7e0c2019-02-14 13:14:30 +0100521
Igor Lantsman1b208d52020-06-24 14:33:46 +0200522 name++;
523
524 fdtfile = calloc(1, strlen(vendor) + strlen(name) +
Michal Simek91d7e0c2019-02-14 13:14:30 +0100525 strlen(suffix) + 1);
526 if (!fdtfile)
527 return -ENOMEM;
528
Igor Lantsman1b208d52020-06-24 14:33:46 +0200529 sprintf(fdtfile, "%s%s%s", vendor, name, suffix);
Michal Simek91d7e0c2019-02-14 13:14:30 +0100530
531 env_set("fdtfile", fdtfile);
532 free(fdtfile);
533 }
534
535 return 0;
536}
537
Michal Simek84c72042015-01-15 10:01:51 +0100538int board_late_init(void)
539{
Michal Simek84c72042015-01-15 10:01:51 +0100540 u8 bootmode;
Michal Simek2882b392018-04-25 11:20:43 +0200541 struct udevice *dev;
542 int bootseq = -1;
543 int bootseq_len = 0;
Michal Simek0478b0b2018-04-25 11:10:34 +0200544 int env_targets_len = 0;
Michal Simekb72894f2016-04-22 14:28:54 +0200545 const char *mode;
546 char *new_targets;
Siva Durga Prasad Paladugu01c42d32017-12-20 16:35:06 +0530547 char *env_targets;
Siva Durga Prasad Paladugud1db89f2017-02-21 17:58:28 +0530548 int ret;
Michal Simekb72894f2016-04-22 14:28:54 +0200549
Michal Simeke615f392018-10-05 08:55:16 +0200550#if defined(CONFIG_USB_ETHER) && !defined(CONFIG_USB_GADGET_DOWNLOAD)
551 usb_ether_init();
552#endif
553
Michal Simekb72894f2016-04-22 14:28:54 +0200554 if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
555 debug("Saved variables - Skipping\n");
556 return 0;
557 }
Michal Simek84c72042015-01-15 10:01:51 +0100558
Michal Simek62b96262020-07-28 12:45:47 +0200559 if (!CONFIG_IS_ENABLED(ENV_VARS_UBOOT_RUNTIME_CONFIG))
560 return 0;
561
Michal Simek91d7e0c2019-02-14 13:14:30 +0100562 ret = set_fdtfile();
563 if (ret)
564 return ret;
565
Michal Simek51f6c522020-04-08 11:04:41 +0200566 bootmode = zynqmp_get_bootmode();
Michal Simek84c72042015-01-15 10:01:51 +0100567
Michal Simekfb909172015-09-20 17:20:42 +0200568 puts("Bootmode: ");
Michal Simek84c72042015-01-15 10:01:51 +0100569 switch (bootmode) {
Michal Simekd58fc122016-08-19 14:14:52 +0200570 case USB_MODE:
571 puts("USB_MODE\n");
572 mode = "usb";
Michal Simek07656ba2017-12-01 15:18:24 +0100573 env_set("modeboot", "usb_dfu_spl");
Michal Simekd58fc122016-08-19 14:14:52 +0200574 break;
Siva Durga Prasad Paladugu0a5bcc82015-03-13 11:10:26 +0530575 case JTAG_MODE:
Michal Simekfb909172015-09-20 17:20:42 +0200576 puts("JTAG_MODE\n");
Siva Durga Prasad Paladugu5d2274c2019-06-25 17:41:09 +0530577 mode = "jtag pxe dhcp";
Michal Simek07656ba2017-12-01 15:18:24 +0100578 env_set("modeboot", "jtagboot");
Siva Durga Prasad Paladugu0a5bcc82015-03-13 11:10:26 +0530579 break;
580 case QSPI_MODE_24BIT:
581 case QSPI_MODE_32BIT:
Michal Simekb72894f2016-04-22 14:28:54 +0200582 mode = "qspi0";
Michal Simekfb909172015-09-20 17:20:42 +0200583 puts("QSPI_MODE\n");
Michal Simek07656ba2017-12-01 15:18:24 +0100584 env_set("modeboot", "qspiboot");
Siva Durga Prasad Paladugu0a5bcc82015-03-13 11:10:26 +0530585 break;
Michal Simek39c56f52015-04-15 15:02:28 +0200586 case EMMC_MODE:
Michal Simek78678fe2015-10-05 15:59:38 +0200587 puts("EMMC_MODE\n");
T Karthik Reddy18be60b2019-12-17 06:41:42 -0700588 if (uclass_get_device_by_name(UCLASS_MMC,
589 "mmc@ff160000", &dev) &&
590 uclass_get_device_by_name(UCLASS_MMC,
591 "sdhci@ff160000", &dev)) {
592 puts("Boot from EMMC but without SD0 enabled!\n");
593 return -1;
594 }
595 debug("mmc0 device found at %p, seq %d\n", dev, dev->seq);
596
597 mode = "mmc";
598 bootseq = dev->seq;
Michal Simek78678fe2015-10-05 15:59:38 +0200599 break;
600 case SD_MODE:
Michal Simekfb909172015-09-20 17:20:42 +0200601 puts("SD_MODE\n");
Michal Simek2882b392018-04-25 11:20:43 +0200602 if (uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugue7c9de62019-01-03 15:44:24 +0530603 "mmc@ff160000", &dev) &&
604 uclass_get_device_by_name(UCLASS_MMC,
Michal Simek2882b392018-04-25 11:20:43 +0200605 "sdhci@ff160000", &dev)) {
606 puts("Boot from SD0 but without SD0 enabled!\n");
607 return -1;
608 }
609 debug("mmc0 device found at %p, seq %d\n", dev, dev->seq);
610
611 mode = "mmc";
612 bootseq = dev->seq;
Michal Simek07656ba2017-12-01 15:18:24 +0100613 env_set("modeboot", "sdboot");
Michal Simek84c72042015-01-15 10:01:51 +0100614 break;
Siva Durga Prasad Paladugue1992272016-09-21 11:45:05 +0530615 case SD1_LSHFT_MODE:
616 puts("LVL_SHFT_");
617 /* fall through */
Michal Simekaf813ac2015-10-05 10:51:12 +0200618 case SD_MODE1:
Michal Simekfb909172015-09-20 17:20:42 +0200619 puts("SD_MODE1\n");
Michal Simek2882b392018-04-25 11:20:43 +0200620 if (uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugue7c9de62019-01-03 15:44:24 +0530621 "mmc@ff170000", &dev) &&
622 uclass_get_device_by_name(UCLASS_MMC,
Michal Simek2882b392018-04-25 11:20:43 +0200623 "sdhci@ff170000", &dev)) {
624 puts("Boot from SD1 but without SD1 enabled!\n");
625 return -1;
626 }
627 debug("mmc1 device found at %p, seq %d\n", dev, dev->seq);
628
629 mode = "mmc";
630 bootseq = dev->seq;
Michal Simek07656ba2017-12-01 15:18:24 +0100631 env_set("modeboot", "sdboot");
Michal Simekaf813ac2015-10-05 10:51:12 +0200632 break;
633 case NAND_MODE:
Michal Simekfb909172015-09-20 17:20:42 +0200634 puts("NAND_MODE\n");
Michal Simekb72894f2016-04-22 14:28:54 +0200635 mode = "nand0";
Michal Simek07656ba2017-12-01 15:18:24 +0100636 env_set("modeboot", "nandboot");
Michal Simekaf813ac2015-10-05 10:51:12 +0200637 break;
Michal Simek84c72042015-01-15 10:01:51 +0100638 default:
Michal Simekb72894f2016-04-22 14:28:54 +0200639 mode = "";
Michal Simek84c72042015-01-15 10:01:51 +0100640 printf("Invalid Boot Mode:0x%x\n", bootmode);
641 break;
642 }
643
Michal Simek2882b392018-04-25 11:20:43 +0200644 if (bootseq >= 0) {
645 bootseq_len = snprintf(NULL, 0, "%i", bootseq);
646 debug("Bootseq len: %x\n", bootseq_len);
647 }
648
Michal Simekb72894f2016-04-22 14:28:54 +0200649 /*
650 * One terminating char + one byte for space between mode
651 * and default boot_targets
652 */
Siva Durga Prasad Paladugu01c42d32017-12-20 16:35:06 +0530653 env_targets = env_get("boot_targets");
Michal Simek0478b0b2018-04-25 11:10:34 +0200654 if (env_targets)
655 env_targets_len = strlen(env_targets);
656
Michal Simek2882b392018-04-25 11:20:43 +0200657 new_targets = calloc(1, strlen(mode) + env_targets_len + 2 +
658 bootseq_len);
Michal Simek1e3e68f2018-06-13 09:42:41 +0200659 if (!new_targets)
660 return -ENOMEM;
Michal Simek0478b0b2018-04-25 11:10:34 +0200661
Michal Simek2882b392018-04-25 11:20:43 +0200662 if (bootseq >= 0)
663 sprintf(new_targets, "%s%x %s", mode, bootseq,
664 env_targets ? env_targets : "");
665 else
666 sprintf(new_targets, "%s %s", mode,
667 env_targets ? env_targets : "");
Michal Simekb72894f2016-04-22 14:28:54 +0200668
Simon Glass382bee52017-08-03 12:22:09 -0600669 env_set("boot_targets", new_targets);
Michal Simekb72894f2016-04-22 14:28:54 +0200670
Michal Simekd348bea2018-05-17 14:06:06 +0200671 reset_reason();
672
Michal Simek80fdef12020-03-31 12:39:37 +0200673 return board_late_init_xilinx();
Michal Simek84c72042015-01-15 10:01:51 +0100674}
Michal Simek0bf3f9c2018-12-20 09:33:38 +0100675#endif
Siva Durga Prasad Paladugu84696ff2015-08-04 13:01:05 +0530676
677int checkboard(void)
678{
Michal Simek5af08552016-01-25 11:04:21 +0100679 puts("Board: Xilinx ZynqMP\n");
Siva Durga Prasad Paladugu84696ff2015-08-04 13:01:05 +0530680 return 0;
681}
Michal Simek1025bd02020-07-30 13:37:49 +0200682
683enum env_location env_get_location(enum env_operation op, int prio)
684{
685 u32 bootmode = zynqmp_get_bootmode();
686
687 if (prio)
688 return ENVL_UNKNOWN;
689
690 switch (bootmode) {
691 case EMMC_MODE:
692 case SD_MODE:
693 case SD1_LSHFT_MODE:
694 case SD_MODE1:
695 if (IS_ENABLED(CONFIG_ENV_IS_IN_FAT))
696 return ENVL_FAT;
697 if (IS_ENABLED(CONFIG_ENV_IS_IN_EXT4))
698 return ENVL_EXT4;
699 return ENVL_UNKNOWN;
700 case NAND_MODE:
701 if (IS_ENABLED(CONFIG_ENV_IS_IN_NAND))
702 return ENVL_NAND;
703 if (IS_ENABLED(CONFIG_ENV_IS_IN_UBI))
704 return ENVL_UBI;
705 return ENVL_UNKNOWN;
706 case QSPI_MODE_24BIT:
707 case QSPI_MODE_32BIT:
708 if (IS_ENABLED(CONFIG_ENV_IS_IN_SPI_FLASH))
709 return ENVL_SPI_FLASH;
710 return ENVL_UNKNOWN;
711 case JTAG_MODE:
712 default:
713 return ENVL_NOWHERE;
714 }
715}