blob: 6c6ce58fb88709401393424363891a3d9bd3ba7a [file] [log] [blame]
Scott Wood96b8a052007-04-16 14:54:15 -05001/*
Scott Woode8d3ca82010-08-30 18:04:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
Scott Wood96b8a052007-04-16 14:54:15 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Scott Wood96b8a052007-04-16 14:54:15 -05005 */
6/*
7 * mpc8313epb board configuration file
8 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * High Level Configuration Options
15 */
16#define CONFIG_E300 1
Peter Tyser0f898602009-05-22 17:23:24 -050017#define CONFIG_MPC83xx 1
Peter Tyser2c7920a2009-05-22 17:23:25 -050018#define CONFIG_MPC831x 1
Scott Wood96b8a052007-04-16 14:54:15 -050019#define CONFIG_MPC8313 1
20#define CONFIG_MPC8313ERDB 1
21
Scott Wood22f44422012-12-06 13:33:18 +000022#ifdef CONFIG_NAND
23#define CONFIG_SPL
24#define CONFIG_SPL_INIT_MINIMAL
25#define CONFIG_SPL_SERIAL_SUPPORT
26#define CONFIG_SPL_NAND_SUPPORT
27#define CONFIG_SPL_NAND_MINIMAL
28#define CONFIG_SPL_FLUSH_IMAGE
29#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
30#define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
31
32#ifdef CONFIG_SPL_BUILD
33#define CONFIG_NS16550_MIN_FUNCTIONS
34#endif
35
36#define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
37#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
38#define CONFIG_SPL_MAX_SIZE (4 * 1024)
Benoît Thébaudeau6113d3f2013-04-11 09:35:49 +000039#define CONFIG_SPL_PAD_TO 0x4000
Scott Wood22f44422012-12-06 13:33:18 +000040
Scott Woodf1c574d2010-11-24 13:28:40 +000041#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
42#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
43#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
44#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
45#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
46#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
47
Scott Wood22f44422012-12-06 13:33:18 +000048#ifdef CONFIG_SPL_BUILD
Scott Woodf1c574d2010-11-24 13:28:40 +000049#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
Scott Wood22f44422012-12-06 13:33:18 +000050#endif
51
52#endif /* CONFIG_NAND */
Scott Woodf1c574d2010-11-24 13:28:40 +000053
Wolfgang Denk2ae18242010-10-06 09:05:45 +020054#ifndef CONFIG_SYS_TEXT_BASE
55#define CONFIG_SYS_TEXT_BASE 0xFE000000
56#endif
57
Scott Woodf1c574d2010-11-24 13:28:40 +000058#ifndef CONFIG_SYS_MONITOR_BASE
59#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
60#endif
61
Scott Wood96b8a052007-04-16 14:54:15 -050062#define CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +000063#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Bruce0914f482010-06-17 11:37:18 -050064#define CONFIG_FSL_ELBC 1
Scott Wood96b8a052007-04-16 14:54:15 -050065
Timur Tabi89c77842008-02-08 13:15:55 -060066#define CONFIG_MISC_INIT_R
67
68/*
69 * On-board devices
York Sun4ce1e232008-05-15 15:26:27 -050070 *
71 * TSEC1 is VSC switch
72 * TSEC2 is SoC TSEC
Timur Tabi89c77842008-02-08 13:15:55 -060073 */
74#define CONFIG_VSC7385_ENET
York Sun4ce1e232008-05-15 15:26:27 -050075#define CONFIG_TSEC2
Timur Tabi89c77842008-02-08 13:15:55 -060076
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#ifdef CONFIG_SYS_66MHZ
Kim Phillips5c5d3242007-04-25 12:34:38 -050078#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#elif defined(CONFIG_SYS_33MHZ)
Kim Phillips5c5d3242007-04-25 12:34:38 -050080#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
Scott Wood96b8a052007-04-16 14:54:15 -050081#else
82#error Unknown oscillator frequency.
83#endif
84
85#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
86
Joe Hershberger0eaf8f92011-11-11 15:55:38 -060087#define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f */
88#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r */
Scott Wood96b8a052007-04-16 14:54:15 -050089
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_IMMR 0xE0000000
Scott Wood96b8a052007-04-16 14:54:15 -050091
Scott Wood22f44422012-12-06 13:33:18 +000092#if defined(CONFIG_NAND) && !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
Scott Woode4c09502008-06-30 14:13:28 -050094#endif
95
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_MEMTEST_START 0x00001000
97#define CONFIG_SYS_MEMTEST_END 0x07f00000
Scott Wood96b8a052007-04-16 14:54:15 -050098
99/* Early revs of this board will lock up hard when attempting
100 * to access the PMC registers, unless a JTAG debugger is
101 * connected, or some resistor modifications are made.
102 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
Scott Wood96b8a052007-04-16 14:54:15 -0500104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
106#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Scott Wood96b8a052007-04-16 14:54:15 -0500107
108/*
Timur Tabi89c77842008-02-08 13:15:55 -0600109 * Device configurations
110 */
111
112/* Vitesse 7385 */
113
114#ifdef CONFIG_VSC7385_ENET
115
York Sun4ce1e232008-05-15 15:26:27 -0500116#define CONFIG_TSEC1
Timur Tabi89c77842008-02-08 13:15:55 -0600117
118/* The flash address and size of the VSC7385 firmware image */
119#define CONFIG_VSC7385_IMAGE 0xFE7FE000
120#define CONFIG_VSC7385_IMAGE_SIZE 8192
121
122#endif
123
124/*
Scott Wood96b8a052007-04-16 14:54:15 -0500125 * DDR Setup
126 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500127#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
129#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Scott Wood96b8a052007-04-16 14:54:15 -0500130
131/*
132 * Manually set up DDR parameters, as this board does not
133 * seem to have the SPD connected to I2C.
134 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500135#define CONFIG_SYS_DDR_SIZE 128 /* MB */
Joe Hershberger2e651b22011-10-11 23:57:31 -0500136#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500137 | CSCONFIG_ODT_RD_NEVER \
138 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500139 | CSCONFIG_ROW_BIT_13 \
140 | CSCONFIG_COL_BIT_10)
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530141 /* 0x80010102 */
Scott Wood96b8a052007-04-16 14:54:15 -0500142
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger261c07b2011-10-11 23:57:10 -0500144#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
145 | (0 << TIMING_CFG0_WRT_SHIFT) \
146 | (0 << TIMING_CFG0_RRT_SHIFT) \
147 | (0 << TIMING_CFG0_WWT_SHIFT) \
148 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
149 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
150 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
151 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Scott Wood96b8a052007-04-16 14:54:15 -0500152 /* 0x00220802 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500153#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
154 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
155 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
156 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
157 | (10 << TIMING_CFG1_REFREC_SHIFT) \
158 | (3 << TIMING_CFG1_WRREC_SHIFT) \
159 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
160 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530161 /* 0x3835a322 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500162#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
163 | (5 << TIMING_CFG2_CPO_SHIFT) \
164 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
165 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
166 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
167 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
168 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530169 /* 0x129048c6 */ /* P9-45,may need tuning */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500170#define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
171 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530172 /* 0x05100500 */
Scott Wood96b8a052007-04-16 14:54:15 -0500173#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500174#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500175 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500176 | SDRAM_CFG_DBW_32 \
177 | SDRAM_CFG_2T_EN)
178 /* 0x43088000 */
Scott Wood96b8a052007-04-16 14:54:15 -0500179#else
Joe Hershberger261c07b2011-10-11 23:57:10 -0500180#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500181 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500182 | SDRAM_CFG_DBW_32)
Scott Wood96b8a052007-04-16 14:54:15 -0500183 /* 0x43080000 */
184#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_SDRAM_CFG2 0x00401000
Scott Wood96b8a052007-04-16 14:54:15 -0500186/* set burst length to 8 for 32-bit data path */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500187#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
188 | (0x0632 << SDRAM_MODE_SD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530189 /* 0x44480632 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500190#define CONFIG_SYS_DDR_MODE_2 0x8000C000
Scott Wood96b8a052007-04-16 14:54:15 -0500191
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Scott Wood96b8a052007-04-16 14:54:15 -0500193 /*0x02000000*/
Joe Hershberger261c07b2011-10-11 23:57:10 -0500194#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Scott Wood96b8a052007-04-16 14:54:15 -0500195 | DDRCDR_PZ_NOMZ \
196 | DDRCDR_NZ_NOMZ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500197 | DDRCDR_M_ODR)
Scott Wood96b8a052007-04-16 14:54:15 -0500198
199/*
200 * FLASH on the Local Bus
201 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500202#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
203#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500205#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
206#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
207#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
208#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
Scott Wood96b8a052007-04-16 14:54:15 -0500209
Joe Hershberger261c07b2011-10-11 23:57:10 -0500210#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500211 | BR_PS_16 /* 16 bit port */ \
212 | BR_MS_GPCM /* MSEL = GPCM */ \
213 | BR_V) /* valid */
214#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Scott Wood96b8a052007-04-16 14:54:15 -0500215 | OR_GPCM_XACS \
216 | OR_GPCM_SCY_9 \
217 | OR_GPCM_EHTR \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500218 | OR_GPCM_EAD)
Scott Wood96b8a052007-04-16 14:54:15 -0500219 /* 0xFF006FF7 TODO SLOW 16 MB flash size */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500220 /* window base at flash base */
221#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500222 /* 16 MB window size */
223#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Scott Wood96b8a052007-04-16 14:54:15 -0500224
Joe Hershberger261c07b2011-10-11 23:57:10 -0500225#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
226#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
Scott Wood96b8a052007-04-16 14:54:15 -0500227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
229#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Scott Wood96b8a052007-04-16 14:54:15 -0500230
Joe Hershberger261c07b2011-10-11 23:57:10 -0500231#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
Scott Wood22f44422012-12-06 13:33:18 +0000232 !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_RAMBOOT
Scott Wood96b8a052007-04-16 14:54:15 -0500234#endif
235
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger261c07b2011-10-11 23:57:10 -0500237#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
238#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Scott Wood96b8a052007-04-16 14:54:15 -0500239
Joe Hershberger261c07b2011-10-11 23:57:10 -0500240#define CONFIG_SYS_GBL_DATA_OFFSET \
241 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Scott Wood96b8a052007-04-16 14:54:15 -0500243
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500245#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
246#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Scott Wood96b8a052007-04-16 14:54:15 -0500247
248/*
249 * Local Bus LCRR and LBCR regs
250 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500251#define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
252#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershberger261c07b2011-10-11 23:57:10 -0500253#define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
254 | (0xFF << LBCR_BMT_SHIFT) \
255 | 0xF) /* 0x0004ff0f */
Scott Wood96b8a052007-04-16 14:54:15 -0500256
Joe Hershberger261c07b2011-10-11 23:57:10 -0500257 /* LB refresh timer prescal, 266MHz/32 */
258#define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
Scott Wood96b8a052007-04-16 14:54:15 -0500259
Marcel Ziswiler7817cb22007-12-30 03:30:46 +0100260/* drivers/mtd/nand/nand.c */
Scott Wood22f44422012-12-06 13:33:18 +0000261#if defined(CONFIG_NAND) && defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_NAND_BASE 0xFFF00000
Scott Woode4c09502008-06-30 14:13:28 -0500263#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_NAND_BASE 0xE2800000
Scott Woode4c09502008-06-30 14:13:28 -0500265#endif
266
Scott Woode8d3ca82010-08-30 18:04:52 -0500267#define CONFIG_MTD_DEVICE
268#define CONFIG_MTD_PARTITION
269#define CONFIG_CMD_MTDPARTS
270#define MTDIDS_DEFAULT "nand0=e2800000.flash"
Joe Hershberger261c07b2011-10-11 23:57:10 -0500271#define MTDPARTS_DEFAULT \
Scott Woodc947c122012-01-04 16:48:26 -0600272 "mtdparts=e2800000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
Scott Woode8d3ca82010-08-30 18:04:52 -0500273
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_MAX_NAND_DEVICE 1
Scott Wood96b8a052007-04-16 14:54:15 -0500275#define CONFIG_MTD_NAND_VERIFY_WRITE
Scott Woodacdab5c2008-06-26 14:06:52 -0500276#define CONFIG_CMD_NAND 1
277#define CONFIG_NAND_FSL_ELBC 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500279#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
Scott Wood96b8a052007-04-16 14:54:15 -0500280
Scott Woode4c09502008-06-30 14:13:28 -0500281
Joe Hershberger261c07b2011-10-11 23:57:10 -0500282#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500283 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500284 | BR_PS_8 /* 8 bit port */ \
Wolfgang Denka7676ea2007-05-16 01:16:53 +0200285 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500286 | BR_V) /* valid */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500287#define CONFIG_SYS_NAND_OR_PRELIM \
288 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
Scott Wood96b8a052007-04-16 14:54:15 -0500289 | OR_FCM_CSCT \
290 | OR_FCM_CST \
291 | OR_FCM_CHT \
292 | OR_FCM_SCY_1 \
293 | OR_FCM_TRLX \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500294 | OR_FCM_EHTR)
Scott Wood96b8a052007-04-16 14:54:15 -0500295 /* 0xFFFF8396 */
Scott Woode4c09502008-06-30 14:13:28 -0500296
Scott Wood22f44422012-12-06 13:33:18 +0000297#ifdef CONFIG_NAND
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
299#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
300#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
301#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500302#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
304#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
305#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
306#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500307#endif
308
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500310#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Scott Wood96b8a052007-04-16 14:54:15 -0500311
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
313#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500314
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500315/* local bus write LED / read status buffer (BCSR) mapping */
316#define CONFIG_SYS_BCSR_ADDR 0xFA000000
317#define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
318 /* map at 0xFA000000 on LCS3 */
319#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \
320 | BR_PS_8 /* 8 bit port */ \
321 | BR_MS_GPCM /* MSEL = GPCM */ \
322 | BR_V) /* valid */
323 /* 0xFA000801 */
324#define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
325 | OR_GPCM_CSNT \
326 | OR_GPCM_ACS_DIV2 \
327 | OR_GPCM_XACS \
328 | OR_GPCM_SCY_15 \
329 | OR_GPCM_TRLX_SET \
330 | OR_GPCM_EHTR_SET \
331 | OR_GPCM_EAD)
332 /* 0xFFFF8FF7 */
333#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR
334#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Scott Wood96b8a052007-04-16 14:54:15 -0500335
Timur Tabi89c77842008-02-08 13:15:55 -0600336/* Vitesse 7385 */
337
Timur Tabi89c77842008-02-08 13:15:55 -0600338#ifdef CONFIG_VSC7385_ENET
339
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500340 /* VSC7385 Base address on LCS2 */
341#define CONFIG_SYS_VSC7385_BASE 0xF0000000
342#define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
343
344#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
345 | BR_PS_8 /* 8 bit port */ \
346 | BR_MS_GPCM /* MSEL = GPCM */ \
347 | BR_V) /* valid */
348#define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
349 | OR_GPCM_CSNT \
350 | OR_GPCM_XACS \
351 | OR_GPCM_SCY_15 \
352 | OR_GPCM_SETA \
353 | OR_GPCM_TRLX_SET \
354 | OR_GPCM_EHTR_SET \
355 | OR_GPCM_EAD)
356 /* 0xFFFE09FF */
357
Joe Hershberger261c07b2011-10-11 23:57:10 -0500358 /* Access window base at VSC7385 base */
359#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500360#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi89c77842008-02-08 13:15:55 -0600361
362#endif
363
Scott Wood96b8a052007-04-16 14:54:15 -0500364/* pass open firmware flat tree */
Kim Phillips35cc4e42007-08-15 22:30:39 -0500365#define CONFIG_OF_LIBFDT 1
Scott Wood96b8a052007-04-16 14:54:15 -0500366#define CONFIG_OF_BOARD_SETUP 1
Kim Phillips5b8bc602007-12-20 14:09:22 -0600367#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Scott Wood96b8a052007-04-16 14:54:15 -0500368
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600369#define CONFIG_MPC83XX_GPIO 1
370#define CONFIG_CMD_GPIO 1
371
Scott Wood96b8a052007-04-16 14:54:15 -0500372/*
373 * Serial Port
374 */
375#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376#define CONFIG_SYS_NS16550
377#define CONFIG_SYS_NS16550_SERIAL
378#define CONFIG_SYS_NS16550_REG_SIZE 1
Scott Wood96b8a052007-04-16 14:54:15 -0500379
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_BAUDRATE_TABLE \
Scott Wood96b8a052007-04-16 14:54:15 -0500381 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
382
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
384#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Scott Wood96b8a052007-04-16 14:54:15 -0500385
386/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_HUSH_PARSER
Scott Wood96b8a052007-04-16 14:54:15 -0500388
389/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200390#define CONFIG_SYS_I2C
391#define CONFIG_SYS_I2C_FSL
392#define CONFIG_SYS_FSL_I2C_SPEED 400000
393#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
394#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
395#define CONFIG_SYS_FSL_I2C2_SPEED 400000
396#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
397#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
398#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Scott Wood96b8a052007-04-16 14:54:15 -0500399
Scott Wood96b8a052007-04-16 14:54:15 -0500400/*
401 * General PCI
402 * Addresses are mapped 1-1.
403 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
405#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
406#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
407#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
408#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
409#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
410#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
411#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
412#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Scott Wood96b8a052007-04-16 14:54:15 -0500413
414#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200415#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Scott Wood96b8a052007-04-16 14:54:15 -0500416
417/*
Timur Tabi89c77842008-02-08 13:15:55 -0600418 * TSEC
Scott Wood96b8a052007-04-16 14:54:15 -0500419 */
420#define CONFIG_TSEC_ENET /* TSEC ethernet support */
421
Timur Tabi89c77842008-02-08 13:15:55 -0600422#define CONFIG_GMII /* MII PHY management */
423
424#ifdef CONFIG_TSEC1
425#define CONFIG_HAS_ETH0
426#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Timur Tabi89c77842008-02-08 13:15:55 -0600428#define TSEC1_PHY_ADDR 0x1c
429#define TSEC1_FLAGS TSEC_GIGABIT
430#define TSEC1_PHYIDX 0
Scott Wood96b8a052007-04-16 14:54:15 -0500431#endif
432
Timur Tabi89c77842008-02-08 13:15:55 -0600433#ifdef CONFIG_TSEC2
434#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500435#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600437#define TSEC2_PHY_ADDR 4
438#define TSEC2_FLAGS TSEC_GIGABIT
439#define TSEC2_PHYIDX 0
440#endif
441
Scott Wood96b8a052007-04-16 14:54:15 -0500442
443/* Options are: TSEC[0-1] */
444#define CONFIG_ETHPRIME "TSEC1"
445
446/*
447 * Configure on-board RTC
448 */
449#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200450#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Scott Wood96b8a052007-04-16 14:54:15 -0500451
452/*
453 * Environment
454 */
Scott Wood22f44422012-12-06 13:33:18 +0000455#if defined(CONFIG_NAND)
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200456 #define CONFIG_ENV_IS_IN_NAND 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200457 #define CONFIG_ENV_OFFSET (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200458 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200459 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
460 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
461 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500462 #define CONFIG_ENV_OFFSET_REDUND \
463 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200464#elif !defined(CONFIG_SYS_RAMBOOT)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200465 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger261c07b2011-10-11 23:57:10 -0500466 #define CONFIG_ENV_ADDR \
467 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200468 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
469 #define CONFIG_ENV_SIZE 0x2000
Scott Wood96b8a052007-04-16 14:54:15 -0500470
471/* Address and size of Redundant Environment Sector */
472#else
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200473 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200474 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200475 #define CONFIG_ENV_SIZE 0x2000
Scott Wood96b8a052007-04-16 14:54:15 -0500476#endif
477
478#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200479#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Scott Wood96b8a052007-04-16 14:54:15 -0500480
Jon Loeliger8ea54992007-07-04 22:30:06 -0500481/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500482 * BOOTP options
483 */
484#define CONFIG_BOOTP_BOOTFILESIZE
485#define CONFIG_BOOTP_BOOTPATH
486#define CONFIG_BOOTP_GATEWAY
487#define CONFIG_BOOTP_HOSTNAME
488
489
490/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500491 * Command line configuration.
492 */
493#include <config_cmd_default.h>
494
495#define CONFIG_CMD_PING
496#define CONFIG_CMD_DHCP
497#define CONFIG_CMD_I2C
498#define CONFIG_CMD_MII
499#define CONFIG_CMD_DATE
500#define CONFIG_CMD_PCI
501
Scott Wood22f44422012-12-06 13:33:18 +0000502#if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500503 #undef CONFIG_CMD_SAVEENV
Jon Loeliger8ea54992007-07-04 22:30:06 -0500504 #undef CONFIG_CMD_LOADS
505#endif
Scott Wood96b8a052007-04-16 14:54:15 -0500506
507#define CONFIG_CMDLINE_EDITING 1
Kim Phillipsa059e902010-04-15 17:36:05 -0500508#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Scott Wood96b8a052007-04-16 14:54:15 -0500509
510/*
511 * Miscellaneous configurable options
512 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200513#define CONFIG_SYS_LONGHELP /* undef to save memory */
514#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
515#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
516#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Scott Wood96b8a052007-04-16 14:54:15 -0500517
Joe Hershberger261c07b2011-10-11 23:57:10 -0500518 /* Print Buffer Size */
519#define CONFIG_SYS_PBSIZE \
520 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
521#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
522 /* Boot Argument Buffer Size */
523#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
524#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Scott Wood96b8a052007-04-16 14:54:15 -0500525
526/*
527 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700528 * have to be in the first 256 MB of memory, since this is
Scott Wood96b8a052007-04-16 14:54:15 -0500529 * the maximum mapped by the Linux kernel during initialization.
530 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500531 /* Initial Memory map for Linux*/
532#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Scott Wood96b8a052007-04-16 14:54:15 -0500533
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200534#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Scott Wood96b8a052007-04-16 14:54:15 -0500535
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200536#ifdef CONFIG_SYS_66MHZ
Scott Wood96b8a052007-04-16 14:54:15 -0500537
538/* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
539/* 0x62040000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200540#define CONFIG_SYS_HRCW_LOW (\
Scott Wood96b8a052007-04-16 14:54:15 -0500541 0x20000000 /* reserved, must be set */ |\
542 HRCWL_DDRCM |\
543 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
544 HRCWL_DDR_TO_SCB_CLK_2X1 |\
545 HRCWL_CSB_TO_CLKIN_2X1 |\
546 HRCWL_CORE_TO_CSB_2X1)
547
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200548#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Scott Woode4c09502008-06-30 14:13:28 -0500549
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200550#elif defined(CONFIG_SYS_33MHZ)
Scott Wood96b8a052007-04-16 14:54:15 -0500551
552/* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
553/* 0x65040000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200554#define CONFIG_SYS_HRCW_LOW (\
Scott Wood96b8a052007-04-16 14:54:15 -0500555 0x20000000 /* reserved, must be set */ |\
556 HRCWL_DDRCM |\
557 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
558 HRCWL_DDR_TO_SCB_CLK_2X1 |\
559 HRCWL_CSB_TO_CLKIN_5X1 |\
560 HRCWL_CORE_TO_CSB_2X1)
561
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200562#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
Scott Woode4c09502008-06-30 14:13:28 -0500563
Scott Wood96b8a052007-04-16 14:54:15 -0500564#endif
565
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200566#define CONFIG_SYS_HRCW_HIGH_BASE (\
Scott Wood96b8a052007-04-16 14:54:15 -0500567 HRCWH_PCI_HOST |\
568 HRCWH_PCI1_ARBITER_ENABLE |\
569 HRCWH_CORE_ENABLE |\
Scott Wood96b8a052007-04-16 14:54:15 -0500570 HRCWH_BOOTSEQ_DISABLE |\
571 HRCWH_SW_WATCHDOG_DISABLE |\
Scott Wood96b8a052007-04-16 14:54:15 -0500572 HRCWH_TSEC1M_IN_RGMII |\
573 HRCWH_TSEC2M_IN_RGMII |\
Scott Woode4c09502008-06-30 14:13:28 -0500574 HRCWH_BIG_ENDIAN)
575
Scott Wood22f44422012-12-06 13:33:18 +0000576#ifdef CONFIG_NAND
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200577#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk4b070802008-08-14 14:41:06 +0200578 HRCWH_FROM_0XFFF00100 |\
579 HRCWH_ROM_LOC_NAND_SP_8BIT |\
580 HRCWH_RL_EXT_NAND)
Scott Woode4c09502008-06-30 14:13:28 -0500581#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200582#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk4b070802008-08-14 14:41:06 +0200583 HRCWH_FROM_0X00000100 |\
584 HRCWH_ROM_LOC_LOCAL_16BIT |\
585 HRCWH_RL_EXT_LEGACY)
Scott Woode4c09502008-06-30 14:13:28 -0500586#endif
Scott Wood96b8a052007-04-16 14:54:15 -0500587
588/* System IO Config */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200589#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600590 /* Enable Internal USB Phy and GPIO on LCD Connector */
591#define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
Scott Wood96b8a052007-04-16 14:54:15 -0500592
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200593#define CONFIG_SYS_HID0_INIT 0x000000000
594#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
Kim Phillips1a2e2032010-04-20 19:37:54 -0500595 HID0_ENABLE_INSTRUCTION_CACHE | \
596 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Scott Wood96b8a052007-04-16 14:54:15 -0500597
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200598#define CONFIG_SYS_HID2 HID2_HBE
Scott Wood96b8a052007-04-16 14:54:15 -0500599
Becky Bruce31d82672008-05-08 19:02:12 -0500600#define CONFIG_HIGH_BATS 1 /* High BATs supported */
601
Scott Wood96b8a052007-04-16 14:54:15 -0500602/* DDR @ 0x00000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500603#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500604#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
605 | BATU_BL_256M \
606 | BATU_VS \
607 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500608
609/* PCI @ 0x80000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500610#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500611#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
612 | BATU_BL_256M \
613 | BATU_VS \
614 | BATU_VP)
615#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500616 | BATL_PP_RW \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500617 | BATL_CACHEINHIBIT \
618 | BATL_GUARDEDSTORAGE)
619#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
620 | BATU_BL_256M \
621 | BATU_VS \
622 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500623
624/* PCI2 not supported on 8313 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200625#define CONFIG_SYS_IBAT3L (0)
626#define CONFIG_SYS_IBAT3U (0)
627#define CONFIG_SYS_IBAT4L (0)
628#define CONFIG_SYS_IBAT4U (0)
Scott Wood96b8a052007-04-16 14:54:15 -0500629
630/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500631#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500632 | BATL_PP_RW \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500633 | BATL_CACHEINHIBIT \
634 | BATL_GUARDEDSTORAGE)
635#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
636 | BATU_BL_256M \
637 | BATU_VS \
638 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500639
640/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500641#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200642#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500643
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200644#define CONFIG_SYS_IBAT7L (0)
645#define CONFIG_SYS_IBAT7U (0)
Scott Wood96b8a052007-04-16 14:54:15 -0500646
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200647#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
648#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
649#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
650#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
651#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
652#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
653#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
654#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
655#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
656#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
657#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
658#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
659#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
660#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
661#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
662#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Scott Wood96b8a052007-04-16 14:54:15 -0500663
664/*
Scott Wood96b8a052007-04-16 14:54:15 -0500665 * Environment Configuration
666 */
667#define CONFIG_ENV_OVERWRITE
668
Joe Hershberger261c07b2011-10-11 23:57:10 -0500669#define CONFIG_NETDEV "eth1"
Scott Wood96b8a052007-04-16 14:54:15 -0500670
671#define CONFIG_HOSTNAME mpc8313erdb
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000672#define CONFIG_ROOTPATH "/nfs/root/path"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000673#define CONFIG_BOOTFILE "uImage"
Joe Hershberger261c07b2011-10-11 23:57:10 -0500674 /* U-Boot image on TFTP server */
675#define CONFIG_UBOOTPATH "u-boot.bin"
676#define CONFIG_FDTFILE "mpc8313erdb.dtb"
Scott Wood96b8a052007-04-16 14:54:15 -0500677
Joe Hershberger261c07b2011-10-11 23:57:10 -0500678 /* default location for tftp and bootm */
679#define CONFIG_LOADADDR 800000
Kim Phillips7fd0bea2008-09-24 08:46:25 -0500680#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
Scott Wood96b8a052007-04-16 14:54:15 -0500681#define CONFIG_BAUDRATE 115200
682
Scott Wood96b8a052007-04-16 14:54:15 -0500683#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500684 "netdev=" CONFIG_NETDEV "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500685 "ethprime=TSEC1\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500686 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200687 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200688 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
689 " +$filesize; " \
690 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
691 " +$filesize; " \
692 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
693 " $filesize; " \
694 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
695 " +$filesize; " \
696 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
697 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500698 "fdtaddr=780000\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500699 "fdtfile=" CONFIG_FDTFILE "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500700 "console=ttyS0\0" \
701 "setbootargs=setenv bootargs " \
702 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200703 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500704 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
705 "$netdev:off " \
Scott Wood96b8a052007-04-16 14:54:15 -0500706 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
707
708#define CONFIG_NFSBOOTCOMMAND \
709 "setenv rootdev /dev/nfs;" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200710 "run setbootargs;" \
711 "run setipargs;" \
Scott Wood96b8a052007-04-16 14:54:15 -0500712 "tftp $loadaddr $bootfile;" \
713 "tftp $fdtaddr $fdtfile;" \
714 "bootm $loadaddr - $fdtaddr"
715
716#define CONFIG_RAMBOOTCOMMAND \
717 "setenv rootdev /dev/ram;" \
718 "run setbootargs;" \
719 "tftp $ramdiskaddr $ramdiskfile;" \
720 "tftp $loadaddr $bootfile;" \
721 "tftp $fdtaddr $fdtfile;" \
722 "bootm $loadaddr $ramdiskaddr $fdtaddr"
723
Scott Wood96b8a052007-04-16 14:54:15 -0500724#endif /* __CONFIG_H */