blob: 7918b9174e269a43c7591aeb0ab6e003e6344910 [file] [log] [blame]
Eugen Hristev626879b2020-03-10 11:56:03 +02001// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * sama7g5.dtsi - Device Tree Include file for SAMA7G5 SoC.
4 *
5 * Copyright (C) 2020 Microchip Technology Inc. and its subsidiaries
6 *
7 * Author: Eugen Hristev <eugen.hristev@microchip.com>
8 * Author: Claudiu Beznea <claudiu.beznea@microchip.com>
9 *
10 */
11
12#include "skeleton.dtsi"
Claudiu Beznea394f5202020-06-02 15:26:12 +030013#include <dt-bindings/clk/at91.h>
Eugen Hristev626879b2020-03-10 11:56:03 +020014
15/ {
16 model = "Microchip SAMA7G5 family SoC";
17 compatible = "microchip,sama7g5";
18
19 clocks {
Claudiu Beznea5e19ade2020-06-02 15:22:21 +030020 slow_rc_osc: slow_rc_osc {
21 compatible = "fixed-clock";
22 #clock-cells = <0>;
23 clock-frequency = <32000>;
24 };
25
26 main_rc: main_rc {
27 compatible = "fixed-clock";
28 #clock-cells = <0>;
29 clock-frequency = <12000000>;
30 };
31
Eugen Hristev626879b2020-03-10 11:56:03 +020032 slow_xtal: slow_xtal {
33 compatible = "fixed-clock";
34 #clock-cells = <0>;
Eugen Hristev626879b2020-03-10 11:56:03 +020035 };
36
37 main_xtal: main_xtal {
38 compatible = "fixed-clock";
39 #clock-cells = <0>;
Eugen Hristev626879b2020-03-10 11:56:03 +020040 };
Eugen Hristev626879b2020-03-10 11:56:03 +020041 };
42
Claudiu Beznea13f986b2020-06-02 15:35:55 +030043 cpus {
44 #address-cells = <1>;
45 #size-cells = <0>;
46
47 A7_0: cpu@0 {
48 device_type = "cpu";
49 compatible = "arm,cortex-a7";
50 clocks = <&pmc PMC_TYPE_CORE 8>, <&pmc PMC_TYPE_CORE 22>, <&main_xtal>;
51 clock-names = "cpu", "master", "xtal";
52 };
53 };
54
Eugen Hristev626879b2020-03-10 11:56:03 +020055 ahb {
56 compatible = "simple-bus";
57 #address-cells = <1>;
58 #size-cells = <1>;
59
60 apb {
61 compatible = "simple-bus";
62 #address-cells = <1>;
63 #size-cells = <1>;
64
Claudiu Beznea33fa0b62020-06-02 15:24:25 +030065 pmc: pmc@e0018000 {
66 compatible = "microchip,sama7g5-pmc";
67 reg = <0xe0018000 0x200>;
68 #clock-cells = <2>;
69 clocks = <&clk32 1>, <&clk32 0>, <&main_xtal>, <&main_rc>;
70 clock-names = "td_slck", "md_slck", "main_xtal", "main_rc";
71 status = "okay";
72 };
73
Claudiu Beznea09f19f72020-06-02 15:23:49 +030074 clk32: sckc@e001d050 {
75 compatible = "microchip,sam9x60-sckc";
76 reg = <0xe001d050 0x4>;
77 clocks = <&slow_rc_osc>, <&slow_xtal>;
78 #clock-cells = <1>;
79 };
80
Eugen Hristev626879b2020-03-10 11:56:03 +020081 sdmmc1: sdio-host@e1208000 {
82 compatible = "microchip,sama7g5-sdhci";
83 reg = <0xe1208000 0x300>;
Claudiu Beznea394f5202020-06-02 15:26:12 +030084 clocks = <&pmc PMC_TYPE_PERIPHERAL 81>, <&pmc PMC_TYPE_GCK 81>;
85 clock-names = "hclock", "multclk";
Eugen Hristev626879b2020-03-10 11:56:03 +020086 status = "disabled";
87 };
88
89 uart0: serial@e1824200 {
90 compatible = "atmel,at91sam9260-usart";
91 reg = <0xe1824200 0x200>;
Claudiu Beznea394f5202020-06-02 15:26:12 +030092 clocks = <&pmc PMC_TYPE_PERIPHERAL 41>;
Eugen Hristev626879b2020-03-10 11:56:03 +020093 clock-names = "usart";
94 status = "disabled";
95 };
96 };
97 };
98};