blob: c8986d9811d82c287d2e79a5b890a80d6104aa15 [file] [log] [blame]
Dinh Nguyen77754402012-10-04 06:46:02 +00001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Dinh Nguyen77754402012-10-04 06:46:02 +00005 */
6#ifndef __CONFIG_H
7#define __CONFIG_H
8
9#include <asm/arch/socfpga_base_addrs.h>
Chin Liang See5d649d22013-09-11 11:24:48 -050010#include "../../board/altera/socfpga/pinmux_config.h"
Chin Liang Seedc4d4aa2014-06-10 01:17:42 -050011#include "../../board/altera/socfpga/iocsr_config.h"
Chin Liang Seeddfeb0a2014-03-04 22:13:53 -060012#include "../../board/altera/socfpga/pll_config.h"
Dinh Nguyen77754402012-10-04 06:46:02 +000013
14/*
15 * High level configuration
16 */
Chin Liang See31ad8642013-08-07 10:06:56 -050017/* Virtual target or real hardware */
Chin Liang See3ab019e2014-07-22 04:28:35 -050018#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
Dinh Nguyen77754402012-10-04 06:46:02 +000019
20#define CONFIG_ARMV7
Dinh Nguyen77754402012-10-04 06:46:02 +000021#undef CONFIG_USE_IRQ
22
23#define CONFIG_MISC_INIT_R
24#define CONFIG_SINGLE_BOOTLOADER
25#define CONFIG_SOCFPGA
Pavel Macheka832ddb2014-09-08 14:08:45 +020026#define CONFIG_CLOCKS
Dinh Nguyen77754402012-10-04 06:46:02 +000027
Marek Vasut40e7bcd2014-09-15 01:29:08 +020028#define CONFIG_SYS_ARM_CACHE_WRITEALLOC
Marek Vasut9ca21162014-09-15 01:27:57 +020029#define CONFIG_SYS_CACHELINE_SIZE 32
Marek Vasutb5e9b292014-09-15 01:45:14 +020030#define CONFIG_SYS_L2_PL310
31#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
Marek Vasut9ca21162014-09-15 01:27:57 +020032
Chin Liang See31ad8642013-08-07 10:06:56 -050033/* base address for .text section */
34#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
Dinh Nguyen77754402012-10-04 06:46:02 +000035#define CONFIG_SYS_TEXT_BASE 0x08000040
Chin Liang See31ad8642013-08-07 10:06:56 -050036#else
37#define CONFIG_SYS_TEXT_BASE 0x01000040
38#endif
Dinh Nguyen77754402012-10-04 06:46:02 +000039#define CONFIG_SYS_LOAD_ADDR 0x7fc0
40
41/* Console I/O Buffer Size */
42#define CONFIG_SYS_CBSIZE 256
43/* Monitor Command Prompt */
44#define CONFIG_SYS_PROMPT "SOCFPGA_CYCLONE5 # "
45#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
46 sizeof(CONFIG_SYS_PROMPT) + 16)
47
48/*
49 * Display CPU and Board Info
50 */
51#define CONFIG_DISPLAY_CPUINFO
52#define CONFIG_DISPLAY_BOARDINFO
53
54/*
55 * Enable early stage initialization at C environment
56 */
57#define CONFIG_BOARD_EARLY_INIT_F
58
59/* flat device tree */
60#define CONFIG_OF_LIBFDT
61/* skip updating the FDT blob */
62#define CONFIG_FDT_BLOB_SKIP_UPDATE
63/* Initial Memory map size for Linux, minus 4k alignment for DFT blob */
64#define CONFIG_SYS_BOOTMAPSZ ((256*1024*1024) - (4*1024))
65
66#define CONFIG_SPL_RAM_DEVICE
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +000067#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
Dinh Nguyen77754402012-10-04 06:46:02 +000068#define CONFIG_SYS_SPL_MALLOC_START ((unsigned long) (&__malloc_start))
69#define CONFIG_SYS_SPL_MALLOC_SIZE (&__malloc_end - &__malloc_start)
70
71/*
72 * Memory allocation (MALLOC)
73 */
74/* Room required on the stack for the environment data */
75#define CONFIG_ENV_SIZE 1024
76/* Size of DRAM reserved for malloc() use */
77#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
78
79/* SP location before relocation, must use scratch RAM */
80#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
81/* Reserving 0x100 space at back of scratch RAM for debug info */
82#define CONFIG_SYS_INIT_RAM_SIZE (0x10000 - 0x100)
83/* Stack pointer prior relocation, must situated at on-chip RAM */
84#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
85 CONFIG_SYS_INIT_RAM_SIZE - \
86 GENERATED_GBL_DATA_SIZE)
87
88
89/*
90 * Command line configuration.
91 */
92#define CONFIG_SYS_NO_FLASH
93#include <config_cmd_default.h>
94/* FAT file system support */
95#define CONFIG_CMD_FAT
96
97
98/*
99 * Misc
100 */
101#define CONFIG_DOS_PARTITION 1
102
103#ifdef CONFIG_SPL_BUILD
104#undef CONFIG_PARTITIONS
105#endif
106
107/*
108 * Environment setup
109 */
110
111/* Delay before automatically booting the default image */
112#define CONFIG_BOOTDELAY 3
113/* Enable auto completion of commands using TAB */
114#define CONFIG_AUTO_COMPLETE
115/* use "hush" command parser */
116#define CONFIG_SYS_HUSH_PARSER
117#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
118#define CONFIG_CMD_RUN
119
120#define CONFIG_BOOTCOMMAND "run ramboot"
121
122/*
123 * arguments passed to the bootm command. The value of
124 * CONFIG_BOOTARGS goes into the environment value "bootargs".
125 * Do note the value will overide also the chosen node in FDT blob.
126 */
127#define CONFIG_BOOTARGS "console=ttyS0,57600,mem=256M@0x0"
128
129#define CONFIG_EXTRA_ENV_SETTINGS \
130 "verify=n\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200131 "loadaddr= " __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
Dinh Nguyen77754402012-10-04 06:46:02 +0000132 "ramboot=setenv bootargs " CONFIG_BOOTARGS ";" \
133 "bootm ${loadaddr} - ${fdt_addr}\0" \
134 "bootimage=uImage\0" \
135 "fdt_addr=100\0" \
136 "fsloadcmd=ext2load\0" \
137 "bootm ${loadaddr} - ${fdt_addr}\0" \
138 "qspiroot=/dev/mtdblock0\0" \
139 "qspirootfstype=jffs2\0" \
140 "qspiboot=setenv bootargs " CONFIG_BOOTARGS \
141 " root=${qspiroot} rw rootfstype=${qspirootfstype};"\
142 "bootm ${loadaddr} - ${fdt_addr}\0"
143
144/* using environment setting for stdin, stdout, stderr */
145#define CONFIG_SYS_CONSOLE_IS_IN_ENV
146/* Enable the call to overwrite_console() */
147#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
148/* Enable overwrite of previous console environment settings */
149#define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
150
151/* max number of command args */
152#define CONFIG_SYS_MAXARGS 16
153
154
155/*
156 * Hardware drivers
157 */
158
159/*
160 * SDRAM Memory Map
161 */
162/* We have 1 bank of DRAM */
163#define CONFIG_NR_DRAM_BANKS 1
164/* SDRAM Bank #1 */
165#define CONFIG_SYS_SDRAM_BASE 0x00000000
166/* SDRAM memory size */
Chin Liang See31ad8642013-08-07 10:06:56 -0500167#define PHYS_SDRAM_1_SIZE 0x40000000
Dinh Nguyen77754402012-10-04 06:46:02 +0000168
169#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
170#define CONFIG_SYS_MEMTEST_START 0x00000000
171#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
172
173/*
174 * NS16550 Configuration
175 */
176#define UART0_BASE SOCFPGA_UART0_ADDRESS
177#define CONFIG_SYS_NS16550
178#define CONFIG_SYS_NS16550_SERIAL
179#define CONFIG_SYS_NS16550_REG_SIZE -4
180#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
181#define CONFIG_CONS_INDEX 1
182#define CONFIG_SYS_NS16550_COM1 UART0_BASE
Dinh Nguyen77754402012-10-04 06:46:02 +0000183#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, 115200}
Chin Liang See31ad8642013-08-07 10:06:56 -0500184#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
185#define V_NS16550_CLK 1000000
186#else
187#define V_NS16550_CLK 100000000
188#endif
189#define CONFIG_BAUDRATE 115200
Dinh Nguyen77754402012-10-04 06:46:02 +0000190
191/*
192 * FLASH
193 */
194#define CONFIG_SYS_NO_FLASH
195
196/*
197 * L4 OSC1 Timer 0
198 */
199/* This timer use eosc1 where the clock frequency is fixed
200 * throughout any condition */
201#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
Chin Liang See31ad8642013-08-07 10:06:56 -0500202/* Timer info */
Chin Liang See31ad8642013-08-07 10:06:56 -0500203#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
Rob Herring23ab7ee2013-10-04 10:22:46 -0500204#define CONFIG_SYS_TIMER_RATE 2400000
Chin Liang See31ad8642013-08-07 10:06:56 -0500205#else
Rob Herring23ab7ee2013-10-04 10:22:46 -0500206#define CONFIG_SYS_TIMER_RATE 25000000
Chin Liang See31ad8642013-08-07 10:06:56 -0500207#endif
Pavel Machek2cc0ea72014-07-13 13:10:45 +0200208#define CONFIG_SYS_TIMER_COUNTS_DOWN
Rob Herring23ab7ee2013-10-04 10:22:46 -0500209#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
Dinh Nguyen77754402012-10-04 06:46:02 +0000210
211#define CONFIG_ENV_IS_NOWHERE
212
213/*
Pavel Machek99b97102014-07-14 14:14:17 +0200214 * network support
215 */
216#ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
217#define CONFIG_DESIGNWARE_ETH 1
218#endif
219
220#ifdef CONFIG_DESIGNWARE_ETH
221#define CONFIG_EMAC0_BASE SOCFPGA_EMAC0_ADDRESS
222#define CONFIG_EMAC1_BASE SOCFPGA_EMAC1_ADDRESS
223/* console support for network */
224#define CONFIG_CMD_DHCP
225#define CONFIG_CMD_MII
226#define CONFIG_CMD_NET
227#define CONFIG_CMD_PING
228/* designware */
229#define CONFIG_NET_MULTI
230#define CONFIG_DW_ALTDESCRIPTOR
Pavel Machek99b97102014-07-14 14:14:17 +0200231#define CONFIG_MII
232#define CONFIG_PHY_GIGE
233#define CONFIG_DW_AUTONEG
234#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
235#define CONFIG_PHYLIB
236#define CONFIG_PHY_MICREL
237#define CONFIG_PHY_MICREL_KSZ9021
238/* EMAC controller and PHY used */
239#define CONFIG_EMAC_BASE CONFIG_EMAC1_BASE
240#define CONFIG_EPHY_PHY_ADDR CONFIG_EPHY1_PHY_ADDR
241#define CONFIG_PHY_INTERFACE_MODE PHY_INTERFACE_MODE_RGMII
242#endif /* CONFIG_DESIGNWARE_ETH */
243
244/*
Chin Liang See05b884b2014-06-10 01:11:04 -0500245 * L4 Watchdog
246 */
247#define CONFIG_HW_WATCHDOG
248#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 2000
249#define CONFIG_DESIGNWARE_WATCHDOG
250#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
251/* Clocks source frequency to watchdog timer */
252#define CONFIG_DW_WDT_CLOCK_KHZ 25000
253
254
255/*
Dinh Nguyen77754402012-10-04 06:46:02 +0000256 * SPL "Second Program Loader" aka Initial Software
257 */
258
259/* Enable building of SPL globally */
Dinh Nguyen77754402012-10-04 06:46:02 +0000260#define CONFIG_SPL_FRAMEWORK
261
262/* TEXT_BASE for linking the SPL binary */
263#define CONFIG_SPL_TEXT_BASE 0xFFFF0000
264
265/* Stack size for SPL */
266#define CONFIG_SPL_STACK_SIZE (4 * 1024)
267
268/* MALLOC size for SPL */
269#define CONFIG_SPL_MALLOC_SIZE (5 * 1024)
270
271#define CONFIG_SPL_SERIAL_SUPPORT
272#define CONFIG_SPL_BOARD_INIT
273
274#define CHUNKSZ_CRC32 (1 * 1024)
275
276#define CONFIG_CRC32_VERIFY
277
278/* Linker script for SPL */
279#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv7/socfpga/u-boot-spl.lds"
280
281/* Support for common/libcommon.o in SPL binary */
282#define CONFIG_SPL_LIBCOMMON_SUPPORT
283/* Support for lib/libgeneric.o in SPL binary */
284#define CONFIG_SPL_LIBGENERIC_SUPPORT
285
Chin Liang See05b884b2014-06-10 01:11:04 -0500286/* Support for watchdog */
287#define CONFIG_SPL_WATCHDOG_SUPPORT
288
Dinh Nguyen77754402012-10-04 06:46:02 +0000289#endif /* __CONFIG_H */