blob: 2f8c655b2cc4beb4ad77d92f8c5547e9098bf0d5 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +00002/*
3 * Embest/Timll DevKit3250 board configuration file
4 *
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +03005 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +00006 */
7
8#ifndef __CONFIG_DEVKIT3250_H__
9#define __CONFIG_DEVKIT3250_H__
10
11/* SoC and board defines */
Alexey Brodkin1ace4022014-02-26 17:47:58 +040012#include <linux/sizes.h>
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000013#include <asm/arch/cpu.h>
14
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000015#define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT3250
16
17#define CONFIG_SYS_ICACHE_OFF
18#define CONFIG_SYS_DCACHE_OFF
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +030019#if !defined(CONFIG_SPL_BUILD)
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000020#define CONFIG_SKIP_LOWLEVEL_INIT
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +030021#endif
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000022
23/*
24 * Memory configurations
25 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000026#define CONFIG_SYS_MALLOC_LEN SZ_1M
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000027#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
28#define CONFIG_SYS_SDRAM_SIZE SZ_64M
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000029#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + SZ_32K)
30#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - SZ_1M)
31
32#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_32K)
33
34#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
35 - GENERATED_GBL_DATA_SIZE)
36
37/*
38 * Serial Driver
39 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030040#define CONFIG_SYS_LPC32XX_UART 5 /* UART5 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000041
42/*
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +020043 * DMA
44 */
45#if !defined(CONFIG_SPL_BUILD)
46#define CONFIG_DMA_LPC32XX
47#endif
48
49/*
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030050 * I2C
51 */
52#define CONFIG_SYS_I2C
53#define CONFIG_SYS_I2C_LPC32XX
54#define CONFIG_SYS_I2C_SPEED 100000
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030055
56/*
57 * GPIO
58 */
59#define CONFIG_LPC32XX_GPIO
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030060
61/*
62 * SSP/SPI
63 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030064#define CONFIG_LPC32XX_SSP_TIMEOUT 100000
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030065
66/*
67 * Ethernet
68 */
69#define CONFIG_RMII
70#define CONFIG_PHY_SMSC
71#define CONFIG_LPC32XX_ETH
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030072#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030073
74/*
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000075 * NOR Flash
76 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000077#define CONFIG_SYS_MAX_FLASH_BANKS 1
78#define CONFIG_SYS_MAX_FLASH_SECT 71
79#define CONFIG_SYS_FLASH_BASE EMC_CS0_BASE
80#define CONFIG_SYS_FLASH_SIZE SZ_4M
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +000081
82/*
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030083 * NAND controller
84 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +030085#define CONFIG_SYS_NAND_BASE SLC_NAND_BASE
86#define CONFIG_SYS_MAX_NAND_DEVICE 1
87#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
88
89/*
90 * NAND chip timings
91 */
92#define CONFIG_LPC32XX_NAND_SLC_WDR_CLKS 14
93#define CONFIG_LPC32XX_NAND_SLC_WWIDTH 66666666
94#define CONFIG_LPC32XX_NAND_SLC_WHOLD 200000000
95#define CONFIG_LPC32XX_NAND_SLC_WSETUP 50000000
96#define CONFIG_LPC32XX_NAND_SLC_RDR_CLKS 14
97#define CONFIG_LPC32XX_NAND_SLC_RWIDTH 66666666
98#define CONFIG_LPC32XX_NAND_SLC_RHOLD 200000000
99#define CONFIG_LPC32XX_NAND_SLC_RSETUP 50000000
100
Vladimir Zapolskiy327f0d22015-08-11 19:57:09 +0300101#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
102#define CONFIG_SYS_NAND_PAGE_SIZE NAND_LARGE_BLOCK_PAGE_SIZE
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +0300103#define CONFIG_SYS_NAND_USE_FLASH_BBT
Vladimir Zapolskiy327f0d22015-08-11 19:57:09 +0300104
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +0300105/*
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +0200106 * USB
107 */
108#define CONFIG_USB_OHCI_LPC32XX
109#define CONFIG_USB_ISP1301_I2C_ADDR 0x2d
Vladimir Zapolskiy6cbaf4c2015-12-19 23:41:23 +0200110
111/*
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000112 * U-Boot General Configurations
113 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000114#define CONFIG_SYS_CBSIZE 1024
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000115#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
116
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +0300117/*
118 * Pass open firmware flat tree
119 */
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +0300120
121/*
122 * Environment
123 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000124#define CONFIG_ENV_SIZE SZ_128K
Vladimir Zapolskiy768ddee2015-07-18 01:47:10 +0300125#define CONFIG_ENV_OFFSET 0x000A0000
126
127#define CONFIG_BOOTCOMMAND \
128 "dhcp; " \
129 "tftp ${loadaddr} ${serverip}:${tftpdir}/${bootfile}; " \
130 "tftp ${dtbaddr} ${serverip}:${tftpdir}/devkit3250.dtb; " \
131 "setenv nfsargs ip=dhcp root=/dev/nfs nfsroot=${serverip}:${nfsroot},tcp; " \
132 "setenv bootargs ${bootargs} ${nfsargs} ${userargs}; " \
133 "bootm ${loadaddr} - ${dtbaddr}"
134
135#define CONFIG_EXTRA_ENV_SETTINGS \
136 "autoload=no\0" \
137 "ethaddr=00:01:90:00:C0:81\0" \
138 "dtbaddr=0x81000000\0" \
139 "nfsroot=/opt/projects/images/vladimir/oe/devkit3250/rootfs\0" \
140 "tftpdir=vladimir/oe/devkit3250\0" \
141 "userargs=oops=panic\0"
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000142
143/*
144 * U-Boot Commands
145 */
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000146
147/*
148 * Boot Linux
149 */
150#define CONFIG_CMDLINE_TAG
151#define CONFIG_SETUP_MEMORY_TAGS
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000152
153#define CONFIG_BOOTFILE "uImage"
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000154#define CONFIG_LOADADDR 0x80008000
155
156/*
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300157 * SPL specific defines
158 */
159/* SPL will be executed at offset 0 */
160#define CONFIG_SPL_TEXT_BASE 0x00000000
161
162/* SPL will use SRAM as stack */
163#define CONFIG_SPL_STACK 0x0000FFF8
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300164
165/* Use the framework and generic lib */
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300166
167/* SPL will use serial */
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300168
169/* SPL loads an image from NAND */
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300170#define CONFIG_SPL_NAND_RAW_ONLY
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300171#define CONFIG_SPL_NAND_DRIVERS
172
Vladimir Zapolskiye9b3ce32015-07-18 01:47:11 +0300173#define CONFIG_SPL_NAND_ECC
174#define CONFIG_SPL_NAND_SOFTECC
175
176#define CONFIG_SPL_MAX_SIZE 0x20000
177#define CONFIG_SPL_PAD_TO CONFIG_SPL_MAX_SIZE
178
179/* U-Boot will be 0x60000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
180#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
181#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000
182
183#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
184#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
185
186/* See common/spl/spl.c spl_set_header_raw_uboot() */
187#define CONFIG_SYS_MONITOR_LEN CONFIG_SYS_NAND_U_BOOT_SIZE
188
189/*
Vladimir Zapolskiy463ec1c2012-04-19 04:33:10 +0000190 * Include SoC specific configuration
191 */
192#include <asm/arch/config.h>
193
194#endif /* __CONFIG_DEVKIT3250_H__*/