blob: c77a7c3b86c274fc41879f8b422e269e905c8e10 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Timur Tabic59e1b42010-06-14 15:28:24 -05002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Timur Tabic59e1b42010-06-14 15:28:24 -05004 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
5 * Timur Tabi <timur@freescale.com>
Timur Tabic59e1b42010-06-14 15:28:24 -05006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#include "../board/freescale/common/ics307_clk.h"
12
Matthew McClintockaf253602012-05-18 06:04:17 +000013#ifdef CONFIG_SDCARD
Ying Zhang7c8eea52013-08-16 15:16:12 +080014#define CONFIG_SPL_FLUSH_IMAGE
15#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangee4d6512014-01-24 15:50:06 +080016#define CONFIG_SPL_PAD_TO 0x20000
17#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053018#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang7c8eea52013-08-16 15:16:12 +080019#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
20#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhangee4d6512014-01-24 15:50:06 +080021#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang7c8eea52013-08-16 15:16:12 +080022#define CONFIG_SYS_MPC85XX_NO_RESETVEC
23#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
24#define CONFIG_SPL_MMC_BOOT
25#ifdef CONFIG_SPL_BUILD
26#define CONFIG_SPL_COMMON_INIT_DDR
27#endif
Matthew McClintockaf253602012-05-18 06:04:17 +000028#endif
29
30#ifdef CONFIG_SPIFLASH
Ying Zhang382ce7e2013-08-16 15:16:14 +080031#define CONFIG_SPL_SPI_FLASH_MINIMAL
32#define CONFIG_SPL_FLUSH_IMAGE
33#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangee4d6512014-01-24 15:50:06 +080034#define CONFIG_SPL_PAD_TO 0x20000
35#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053036#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhang382ce7e2013-08-16 15:16:14 +080037#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
38#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhangee4d6512014-01-24 15:50:06 +080039#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhang382ce7e2013-08-16 15:16:14 +080040#define CONFIG_SYS_MPC85XX_NO_RESETVEC
41#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
Tom Rini6560a3f2019-05-11 20:46:58 -040042#ifdef CONFIG_DEPRECATED
Ying Zhang382ce7e2013-08-16 15:16:14 +080043#define CONFIG_SPL_SPI_BOOT
Tom Rini6560a3f2019-05-11 20:46:58 -040044#endif
Ying Zhang382ce7e2013-08-16 15:16:14 +080045#ifdef CONFIG_SPL_BUILD
46#define CONFIG_SPL_COMMON_INIT_DDR
47#endif
Matthew McClintockaf253602012-05-18 06:04:17 +000048#endif
49
Matthew McClintockf45210d2013-02-18 10:02:19 +000050#define CONFIG_NAND_FSL_ELBC
York Sun9407c3f2013-12-17 11:21:08 -080051#define CONFIG_SYS_NAND_MAX_ECCPOS 56
52#define CONFIG_SYS_NAND_MAX_OOBFREE 5
Matthew McClintockf45210d2013-02-18 10:02:19 +000053
54#ifdef CONFIG_NAND
Ying Zhang5d97fe22013-08-16 15:16:16 +080055#ifdef CONFIG_TPL_BUILD
56#define CONFIG_SPL_NAND_BOOT
57#define CONFIG_SPL_FLUSH_IMAGE
Simon Glass989e1ce2016-09-12 23:18:45 -060058#define CONFIG_SPL_NAND_INIT
Ying Zhang5d97fe22013-08-16 15:16:16 +080059#define CONFIG_SPL_COMMON_INIT_DDR
60#define CONFIG_SPL_MAX_SIZE (128 << 10)
Tom Rinia6d68122019-01-22 17:09:24 -050061#define CONFIG_TPL_TEXT_BASE 0xf8f81000
Ying Zhang5d97fe22013-08-16 15:16:16 +080062#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053063#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhang5d97fe22013-08-16 15:16:16 +080064#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
65#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
66#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
67#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockf45210d2013-02-18 10:02:19 +000068#define CONFIG_SPL_INIT_MINIMAL
Matthew McClintockf45210d2013-02-18 10:02:19 +000069#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang5d97fe22013-08-16 15:16:16 +080070#define CONFIG_SPL_MAX_SIZE 4096
71#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
72#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
73#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
74#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
75#endif
76#define CONFIG_SPL_PAD_TO 0x20000
77#define CONFIG_TPL_PAD_TO 0x20000
78#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang5d97fe22013-08-16 15:16:16 +080079#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Matthew McClintockf45210d2013-02-18 10:02:19 +000080#endif
81
Timur Tabic59e1b42010-06-14 15:28:24 -050082/* High Level Configuration Options */
Timur Tabic59e1b42010-06-14 15:28:24 -050083
Kumar Gala7a577fd2011-01-12 02:48:53 -060084#ifndef CONFIG_RESET_VECTOR_ADDRESS
85#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
86#endif
87
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040088#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
89#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
90#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
Timur Tabic59e1b42010-06-14 15:28:24 -050091#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
92#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
93#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
94
Timur Tabic59e1b42010-06-14 15:28:24 -050095#define CONFIG_ENABLE_36BIT_PHYS
Timur Tabibabb3482011-09-06 09:36:06 -050096
97#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -050098#define CONFIG_ADDR_MAP
99#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
Jiang Yutang9899ac12011-01-24 18:21:15 +0800100#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500101
Timur Tabic59e1b42010-06-14 15:28:24 -0500102#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
103#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
104#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
105
106/*
107 * These can be toggled for performance analysis, otherwise use default.
108 */
109#define CONFIG_L2_CACHE
110#define CONFIG_BTB
111
112#define CONFIG_SYS_MEMTEST_START 0x00000000
113#define CONFIG_SYS_MEMTEST_END 0x7fffffff
114
Timur Tabie46fedf2011-08-04 18:03:41 -0500115#define CONFIG_SYS_CCSRBAR 0xffe00000
116#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Timur Tabic59e1b42010-06-14 15:28:24 -0500117
Matthew McClintockf45210d2013-02-18 10:02:19 +0000118/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
119 SPL code*/
120#ifdef CONFIG_SPL_BUILD
121#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
122#endif
123
Timur Tabic59e1b42010-06-14 15:28:24 -0500124/* DDR Setup */
125#define CONFIG_DDR_SPD
126#define CONFIG_VERY_BIG_RAM
Timur Tabic59e1b42010-06-14 15:28:24 -0500127
128#ifdef CONFIG_DDR_ECC
129#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
130#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
131#endif
132
133#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
134#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
135
Timur Tabic59e1b42010-06-14 15:28:24 -0500136#define CONFIG_DIMM_SLOTS_PER_CTLR 1
137#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
138
139/* I2C addresses of SPD EEPROMs */
140#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galac39f44d2011-01-31 22:18:47 -0600141#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Timur Tabic59e1b42010-06-14 15:28:24 -0500142
Matthew McClintockf45210d2013-02-18 10:02:19 +0000143/* These are used when DDR doesn't use SPD. */
144#define CONFIG_SYS_SDRAM_SIZE 2048
145#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
146#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
147#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
148#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
149#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
150#define CONFIG_SYS_DDR_TIMING_3 0x00010000
151#define CONFIG_SYS_DDR_TIMING_0 0x40110104
152#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
153#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
154#define CONFIG_SYS_DDR_MODE_1 0x00441221
155#define CONFIG_SYS_DDR_MODE_2 0x00000000
156#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
157#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
158#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
159#define CONFIG_SYS_DDR_CONTROL 0xc7000008
160#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
161#define CONFIG_SYS_DDR_TIMING_4 0x00220001
162#define CONFIG_SYS_DDR_TIMING_5 0x02401400
163#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
164#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
165
Timur Tabic59e1b42010-06-14 15:28:24 -0500166/*
167 * Memory map
168 *
169 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
170 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
171 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
172 *
173 * Localbus cacheable (TBD)
174 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
175 *
176 * Localbus non-cacheable
177 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
178 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Matthew McClintockf45210d2013-02-18 10:02:19 +0000179 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
Timur Tabic59e1b42010-06-14 15:28:24 -0500180 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
181 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
182 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
183 */
184
185/*
186 * Local Bus Definitions
187 */
Matthew McClintockf45210d2013-02-18 10:02:19 +0000188#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
Jiang Yutang9899ac12011-01-24 18:21:15 +0800189#ifdef CONFIG_PHYS_64BIT
Matthew McClintockf45210d2013-02-18 10:02:19 +0000190#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800191#else
192#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
193#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500194
195#define CONFIG_FLASH_BR_PRELIM \
Matthew McClintockf45210d2013-02-18 10:02:19 +0000196 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Timur Tabic59e1b42010-06-14 15:28:24 -0500197#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
198
Matthew McClintockf45210d2013-02-18 10:02:19 +0000199#ifdef CONFIG_NAND
200#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
201#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
202#else
Timur Tabic59e1b42010-06-14 15:28:24 -0500203#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
204#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintockf45210d2013-02-18 10:02:19 +0000205#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500206
Matthew McClintockf45210d2013-02-18 10:02:19 +0000207#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Timur Tabic59e1b42010-06-14 15:28:24 -0500208#define CONFIG_SYS_FLASH_QUIET_TEST
209#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
210
Matthew McClintockf45210d2013-02-18 10:02:19 +0000211#define CONFIG_SYS_MAX_FLASH_BANKS 1
Timur Tabic59e1b42010-06-14 15:28:24 -0500212#define CONFIG_SYS_MAX_FLASH_SECT 1024
213
Matthew McClintockf45210d2013-02-18 10:02:19 +0000214#ifndef CONFIG_SYS_MONITOR_BASE
Tom Rinia6d68122019-01-22 17:09:24 -0500215#ifdef CONFIG_TPL_BUILD
216#define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
217#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockf45210d2013-02-18 10:02:19 +0000218#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
219#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200220#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Matthew McClintockf45210d2013-02-18 10:02:19 +0000221#endif
222#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500223
Timur Tabic59e1b42010-06-14 15:28:24 -0500224#define CONFIG_SYS_FLASH_EMPTY_INFO
225
Matthew McClintockf45210d2013-02-18 10:02:19 +0000226/* Nand Flash */
227#if defined(CONFIG_NAND_FSL_ELBC)
228#define CONFIG_SYS_NAND_BASE 0xff800000
229#ifdef CONFIG_PHYS_64BIT
230#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
231#else
232#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
233#endif
234
Ying Zhang5d97fe22013-08-16 15:16:16 +0800235#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Matthew McClintockf45210d2013-02-18 10:02:19 +0000236#define CONFIG_SYS_MAX_NAND_DEVICE 1
Ying Zhang5d97fe22013-08-16 15:16:16 +0800237#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
Matthew McClintockf45210d2013-02-18 10:02:19 +0000238#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
239
240/* NAND flash config */
241#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
242 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
243 | BR_PS_8 /* Port Size = 8 bit */ \
244 | BR_MS_FCM /* MSEL = FCM */ \
245 | BR_V) /* valid */
246#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
247 | OR_FCM_PGS /* Large Page*/ \
248 | OR_FCM_CSCT \
249 | OR_FCM_CST \
250 | OR_FCM_CHT \
251 | OR_FCM_SCY_1 \
252 | OR_FCM_TRLX \
253 | OR_FCM_EHTR)
254#ifdef CONFIG_NAND
255#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
256#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
257#else
258#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
259#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
260#endif
261
262#endif /* CONFIG_NAND_FSL_ELBC */
263
Timur Tabia2d12f82010-07-21 16:56:19 -0500264#define CONFIG_HWCONFIG
Timur Tabic59e1b42010-06-14 15:28:24 -0500265
266#define CONFIG_FSL_NGPIXIS
267#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Jiang Yutang9899ac12011-01-24 18:21:15 +0800268#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500269#define PIXIS_BASE_PHYS 0xfffdf0000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800270#else
271#define PIXIS_BASE_PHYS PIXIS_BASE
272#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500273
274#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
275#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
276
277#define PIXIS_LBMAP_SWITCH 7
York Sun29068452011-01-26 10:30:00 -0800278#define PIXIS_LBMAP_MASK 0xF0
Timur Tabic59e1b42010-06-14 15:28:24 -0500279#define PIXIS_LBMAP_ALTBANK 0x20
Matthew McClintockf45210d2013-02-18 10:02:19 +0000280#define PIXIS_SPD 0x07
281#define PIXIS_SPD_SYSCLK_MASK 0x07
Jiang Yutang9b6e9d12011-02-24 16:11:56 +0800282#define PIXIS_ELBC_SPI_MASK 0xc0
283#define PIXIS_SPI 0x80
Timur Tabic59e1b42010-06-14 15:28:24 -0500284
285#define CONFIG_SYS_INIT_RAM_LOCK
286#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200287#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Timur Tabic59e1b42010-06-14 15:28:24 -0500288
Timur Tabic59e1b42010-06-14 15:28:24 -0500289#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200290 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Timur Tabic59e1b42010-06-14 15:28:24 -0500291#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
292
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530293#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Jerry Huang07b5edc2011-11-02 09:16:44 +0800294#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Timur Tabic59e1b42010-06-14 15:28:24 -0500295
296/*
Ying Zhang7c8eea52013-08-16 15:16:12 +0800297 * Config the L2 Cache as L2 SRAM
298*/
299#if defined(CONFIG_SPL_BUILD)
Ying Zhang382ce7e2013-08-16 15:16:14 +0800300#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang7c8eea52013-08-16 15:16:12 +0800301#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
302#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
303#define CONFIG_SYS_L2_SIZE (256 << 10)
304#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
305#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang27585bd2014-01-24 15:50:08 +0800306#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang27585bd2014-01-24 15:50:08 +0800307#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
308#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
Ying Zhang7c8eea52013-08-16 15:16:12 +0800309#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang5d97fe22013-08-16 15:16:16 +0800310#elif defined(CONFIG_NAND)
311#ifdef CONFIG_TPL_BUILD
312#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
313#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
314#define CONFIG_SYS_L2_SIZE (256 << 10)
315#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
316#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
317#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
318#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
319#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
320#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
321#else
322#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
323#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
324#define CONFIG_SYS_L2_SIZE (256 << 10)
325#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
326#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
327#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
328#endif
Ying Zhang7c8eea52013-08-16 15:16:12 +0800329#endif
330#endif
331
332/*
Timur Tabic59e1b42010-06-14 15:28:24 -0500333 * Serial Port
334 */
Timur Tabic59e1b42010-06-14 15:28:24 -0500335#define CONFIG_SYS_NS16550_SERIAL
336#define CONFIG_SYS_NS16550_REG_SIZE 1
337#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang7c8eea52013-08-16 15:16:12 +0800338#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Matthew McClintockf45210d2013-02-18 10:02:19 +0000339#define CONFIG_NS16550_MIN_FUNCTIONS
340#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500341
342#define CONFIG_SYS_BAUDRATE_TABLE \
343 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
344
345#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
346#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
347
Timur Tabic59e1b42010-06-14 15:28:24 -0500348/* Video */
Timur Tabiba8e76b2011-04-11 14:18:22 -0500349
Timur Tabid5e01e42010-09-24 01:25:53 +0200350#ifdef CONFIG_FSL_DIU_FB
351#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Timur Tabid5e01e42010-09-24 01:25:53 +0200352#define CONFIG_VIDEO_LOGO
353#define CONFIG_VIDEO_BMP_LOGO
Timur Tabi55b05232010-09-16 16:35:44 -0500354#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
355/*
356 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
357 * disable empty flash sector detection, which is I/O-intensive.
358 */
359#undef CONFIG_SYS_FLASH_EMPTY_INFO
Timur Tabic59e1b42010-06-14 15:28:24 -0500360#endif
361
Jiang Yutang218a7582011-01-24 18:21:19 +0800362#ifdef CONFIG_ATI
363#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Jiang Yutang218a7582011-01-24 18:21:19 +0800364#define CONFIG_BIOSEMU
Jiang Yutang218a7582011-01-24 18:21:19 +0800365#define CONFIG_ATI_RADEON_FB
366#define CONFIG_VIDEO_LOGO
367#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Jiang Yutang218a7582011-01-24 18:21:19 +0800368#endif
369
Timur Tabic59e1b42010-06-14 15:28:24 -0500370/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200371#define CONFIG_SYS_I2C
372#define CONFIG_SYS_I2C_FSL
373#define CONFIG_SYS_FSL_I2C_SPEED 400000
374#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
375#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
376#define CONFIG_SYS_FSL_I2C2_SPEED 400000
377#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
378#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabic59e1b42010-06-14 15:28:24 -0500379#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
Timur Tabic59e1b42010-06-14 15:28:24 -0500380
381/*
382 * I2C2 EEPROM
383 */
384#define CONFIG_ID_EEPROM
385#define CONFIG_SYS_I2C_EEPROM_NXID
386#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
387#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
388#define CONFIG_SYS_EEPROM_BUS_NUM 1
389
Jiang Yutang9b6e9d12011-02-24 16:11:56 +0800390/*
Timur Tabic59e1b42010-06-14 15:28:24 -0500391 * General PCI
392 * Memory space is mapped 1-1, but I/O space must start from 0.
393 */
394
395/* controller 1, Slot 2, tgtid 1, Base address a000 */
396#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800397#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500398#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
399#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800400#else
401#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
402#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
403#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500404#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
405#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
406#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800407#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500408#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800409#else
410#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
411#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500412#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
413
414/* controller 2, direct to uli, tgtid 2, Base address 9000 */
415#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800416#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500417#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
418#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800419#else
420#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
421#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
422#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500423#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
424#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
425#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800426#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500427#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800428#else
429#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
430#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500431#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
432
433/* controller 3, Slot 1, tgtid 3, Base address b000 */
434#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800435#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500436#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
437#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800438#else
439#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
440#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
441#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500442#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
443#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
444#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jiang Yutang9899ac12011-01-24 18:21:15 +0800445#ifdef CONFIG_PHYS_64BIT
Timur Tabic59e1b42010-06-14 15:28:24 -0500446#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
Jiang Yutang9899ac12011-01-24 18:21:15 +0800447#else
448#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
449#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500450#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
451
452#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000453#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabic59e1b42010-06-14 15:28:24 -0500454#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
455#endif
456
457/* SATA */
Zang Roy-R619119760b272012-11-26 00:05:38 +0000458#define CONFIG_FSL_SATA_V2
Timur Tabic59e1b42010-06-14 15:28:24 -0500459
460#define CONFIG_SYS_SATA_MAX_DEVICE 2
461#define CONFIG_SATA1
462#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
463#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
464#define CONFIG_SATA2
465#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
466#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
467
468#ifdef CONFIG_FSL_SATA
469#define CONFIG_LBA48
Timur Tabic59e1b42010-06-14 15:28:24 -0500470#endif
471
Timur Tabic59e1b42010-06-14 15:28:24 -0500472#ifdef CONFIG_MMC
Timur Tabic59e1b42010-06-14 15:28:24 -0500473#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
474#endif
475
Timur Tabic59e1b42010-06-14 15:28:24 -0500476#ifdef CONFIG_TSEC_ENET
477
478#define CONFIG_TSECV2
Timur Tabic59e1b42010-06-14 15:28:24 -0500479
Timur Tabic59e1b42010-06-14 15:28:24 -0500480#define CONFIG_TSEC1 1
481#define CONFIG_TSEC1_NAME "eTSEC1"
482#define CONFIG_TSEC2 1
483#define CONFIG_TSEC2_NAME "eTSEC2"
484
485#define TSEC1_PHY_ADDR 1
486#define TSEC2_PHY_ADDR 2
487
488#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
489#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
490
491#define TSEC1_PHYIDX 0
492#define TSEC2_PHYIDX 0
493
494#define CONFIG_ETHPRIME "eTSEC1"
Timur Tabic59e1b42010-06-14 15:28:24 -0500495#endif
496
497/*
Yangbo Lu94b383e2014-10-16 10:58:55 +0800498 * Dynamic MTD Partition support with mtdparts
499 */
Yangbo Lu94b383e2014-10-16 10:58:55 +0800500
501/*
Timur Tabic59e1b42010-06-14 15:28:24 -0500502 * Environment
503 */
Ying Zhang382ce7e2013-08-16 15:16:14 +0800504#ifdef CONFIG_SPIFLASH
Matthew McClintockaf253602012-05-18 06:04:17 +0000505#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
506#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
507#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhang7c8eea52013-08-16 15:16:12 +0800508#elif defined(CONFIG_SDCARD)
Ying Zhang7c8eea52013-08-16 15:16:12 +0800509#define CONFIG_FSL_FIXED_MMC_LOCATION
Timur Tabic59e1b42010-06-14 15:28:24 -0500510#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockaf253602012-05-18 06:04:17 +0000511#define CONFIG_SYS_MMC_ENV_DEV 0
Matthew McClintockf45210d2013-02-18 10:02:19 +0000512#elif defined(CONFIG_NAND)
Ying Zhang5d97fe22013-08-16 15:16:16 +0800513#ifdef CONFIG_TPL_BUILD
514#define CONFIG_ENV_SIZE 0x2000
515#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
516#else
Matthew McClintockaf253602012-05-18 06:04:17 +0000517#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhang5d97fe22013-08-16 15:16:16 +0800518#endif
Ying Zhang5d97fe22013-08-16 15:16:16 +0800519#define CONFIG_ENV_OFFSET (1024 * 1024)
Matthew McClintockaf253602012-05-18 06:04:17 +0000520#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Matthew McClintockf45210d2013-02-18 10:02:19 +0000521#elif defined(CONFIG_SYS_RAMBOOT)
Matthew McClintockaf253602012-05-18 06:04:17 +0000522#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
523#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockaf253602012-05-18 06:04:17 +0000524#else
Matthew McClintockaf253602012-05-18 06:04:17 +0000525#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Matthew McClintockaf253602012-05-18 06:04:17 +0000526#define CONFIG_ENV_SIZE 0x2000
527#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
528#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500529
530#define CONFIG_LOADS_ECHO
531#define CONFIG_SYS_LOADS_BAUD_CHANGE
532
533/*
Timur Tabic59e1b42010-06-14 15:28:24 -0500534 * USB
535 */
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000536#define CONFIG_HAS_FSL_DR_USB
537#ifdef CONFIG_HAS_FSL_DR_USB
Tom Rini8850c5d2017-05-12 22:33:27 -0400538#ifdef CONFIG_USB_EHCI_HCD
Timur Tabic59e1b42010-06-14 15:28:24 -0500539#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
540#define CONFIG_USB_EHCI_FSL
Timur Tabic59e1b42010-06-14 15:28:24 -0500541#endif
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000542#endif
Timur Tabic59e1b42010-06-14 15:28:24 -0500543
544/*
545 * Miscellaneous configurable options
546 */
Timur Tabic59e1b42010-06-14 15:28:24 -0500547#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Timur Tabic59e1b42010-06-14 15:28:24 -0500548
549/*
550 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500551 * have to be in the first 64 MB of memory, since this is
Timur Tabic59e1b42010-06-14 15:28:24 -0500552 * the maximum mapped by the Linux kernel during initialization.
553 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500554#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
555#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabic59e1b42010-06-14 15:28:24 -0500556
Timur Tabic59e1b42010-06-14 15:28:24 -0500557#ifdef CONFIG_CMD_KGDB
558#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Timur Tabic59e1b42010-06-14 15:28:24 -0500559#endif
560
561/*
562 * Environment Configuration
563 */
564
Mario Six5bc05432018-03-28 14:38:20 +0200565#define CONFIG_HOSTNAME "p1022ds"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000566#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000567#define CONFIG_BOOTFILE "uImage"
Timur Tabic59e1b42010-06-14 15:28:24 -0500568#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
569
570#define CONFIG_LOADADDR 1000000
571
Timur Tabi84e34b62012-05-04 12:21:29 +0000572#define CONFIG_EXTRA_ENV_SETTINGS \
573 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200574 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
575 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Timur Tabi84e34b62012-05-04 12:21:29 +0000576 "tftpflash=tftpboot $loadaddr $uboot && " \
577 "protect off $ubootaddr +$filesize && " \
578 "erase $ubootaddr +$filesize && " \
579 "cp.b $loadaddr $ubootaddr $filesize && " \
580 "protect on $ubootaddr +$filesize && " \
581 "cmp.b $loadaddr $ubootaddr $filesize\0" \
582 "consoledev=ttyS0\0" \
583 "ramdiskaddr=2000000\0" \
584 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500585 "fdtaddr=1e00000\0" \
Timur Tabi84e34b62012-05-04 12:21:29 +0000586 "fdtfile=p1022ds.dtb\0" \
587 "bdev=sda3\0" \
Timur Tabiba8e76b2011-04-11 14:18:22 -0500588 "hwconfig=esdhc;audclk:12\0"
Timur Tabic59e1b42010-06-14 15:28:24 -0500589
590#define CONFIG_HDBOOT \
591 "setenv bootargs root=/dev/$bdev rw " \
Timur Tabi84e34b62012-05-04 12:21:29 +0000592 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabic59e1b42010-06-14 15:28:24 -0500593 "tftp $loadaddr $bootfile;" \
594 "tftp $fdtaddr $fdtfile;" \
595 "bootm $loadaddr - $fdtaddr"
596
597#define CONFIG_NFSBOOTCOMMAND \
598 "setenv bootargs root=/dev/nfs rw " \
599 "nfsroot=$serverip:$rootpath " \
600 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Timur Tabi84e34b62012-05-04 12:21:29 +0000601 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabic59e1b42010-06-14 15:28:24 -0500602 "tftp $loadaddr $bootfile;" \
603 "tftp $fdtaddr $fdtfile;" \
604 "bootm $loadaddr - $fdtaddr"
605
606#define CONFIG_RAMBOOTCOMMAND \
607 "setenv bootargs root=/dev/ram rw " \
Timur Tabi84e34b62012-05-04 12:21:29 +0000608 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabic59e1b42010-06-14 15:28:24 -0500609 "tftp $ramdiskaddr $ramdiskfile;" \
610 "tftp $loadaddr $bootfile;" \
611 "tftp $fdtaddr $fdtfile;" \
612 "bootm $loadaddr $ramdiskaddr $fdtaddr"
613
614#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
615
616#endif