blob: 8acadf0f9c52fc700170645e7f1e0c748df38373 [file] [log] [blame]
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +02001/*
Hans de Goedebdcdf842014-11-29 23:54:25 +01002 * AXP221 and AXP223 driver
3 *
4 * IMPORTANT when making changes to this file check that the registers
5 * used are the same for the axp221 and axp223.
6 *
7 * (C) Copyright 2014 Hans de Goede <hdegoede@redhat.com>
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +02008 * (C) Copyright 2013 Oliver Schinagl <oliver@schinagl.nl>
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#include <common.h>
Hans de Goedefe4b71b2015-12-20 16:14:31 +010014#include <command.h>
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020015#include <errno.h>
Hans de Goede1d624a42015-04-25 14:07:37 +020016#include <asm/arch/pmic_bus.h>
Hans de Goede6944aff2015-10-03 15:18:33 +020017#include <axp_pmic.h>
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020018
19static u8 axp221_mvolt_to_cfg(int mvolt, int min, int max, int div)
20{
21 if (mvolt < min)
22 mvolt = min;
23 else if (mvolt > max)
24 mvolt = max;
25
26 return (mvolt - min) / div;
27}
28
Hans de Goede6944aff2015-10-03 15:18:33 +020029int axp_set_dcdc1(unsigned int mvolt)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020030{
31 int ret;
32 u8 cfg = axp221_mvolt_to_cfg(mvolt, 1600, 3400, 100);
33
Hans de Goede50e0d5e2014-12-13 14:02:38 +010034 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +020035 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL1,
36 AXP221_OUTPUT_CTRL1_DCDC1_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +010037
Hans de Goedebdcdf842014-11-29 23:54:25 +010038 ret = pmic_bus_write(AXP221_DCDC1_CTRL, cfg);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020039 if (ret)
40 return ret;
41
Hans de Goede1d624a42015-04-25 14:07:37 +020042 ret = pmic_bus_setbits(AXP221_OUTPUT_CTRL2,
43 AXP221_OUTPUT_CTRL2_DCDC1SW_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +010044 if (ret)
45 return ret;
46
Hans de Goede1d624a42015-04-25 14:07:37 +020047 return pmic_bus_setbits(AXP221_OUTPUT_CTRL1,
48 AXP221_OUTPUT_CTRL1_DCDC1_EN);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020049}
50
Hans de Goede6944aff2015-10-03 15:18:33 +020051int axp_set_dcdc2(unsigned int mvolt)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020052{
Hans de Goede50e0d5e2014-12-13 14:02:38 +010053 int ret;
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020054 u8 cfg = axp221_mvolt_to_cfg(mvolt, 600, 1540, 20);
55
Hans de Goede50e0d5e2014-12-13 14:02:38 +010056 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +020057 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL1,
58 AXP221_OUTPUT_CTRL1_DCDC2_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +010059
60 ret = pmic_bus_write(AXP221_DCDC2_CTRL, cfg);
61 if (ret)
62 return ret;
63
Hans de Goede1d624a42015-04-25 14:07:37 +020064 return pmic_bus_setbits(AXP221_OUTPUT_CTRL1,
65 AXP221_OUTPUT_CTRL1_DCDC2_EN);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020066}
67
Hans de Goede6944aff2015-10-03 15:18:33 +020068int axp_set_dcdc3(unsigned int mvolt)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020069{
Hans de Goede50e0d5e2014-12-13 14:02:38 +010070 int ret;
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020071 u8 cfg = axp221_mvolt_to_cfg(mvolt, 600, 1860, 20);
72
Hans de Goede50e0d5e2014-12-13 14:02:38 +010073 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +020074 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL1,
75 AXP221_OUTPUT_CTRL1_DCDC3_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +010076
77 ret = pmic_bus_write(AXP221_DCDC3_CTRL, cfg);
78 if (ret)
79 return ret;
80
Hans de Goede1d624a42015-04-25 14:07:37 +020081 return pmic_bus_setbits(AXP221_OUTPUT_CTRL1,
82 AXP221_OUTPUT_CTRL1_DCDC3_EN);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020083}
84
Hans de Goede6944aff2015-10-03 15:18:33 +020085int axp_set_dcdc4(unsigned int mvolt)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020086{
Hans de Goede50e0d5e2014-12-13 14:02:38 +010087 int ret;
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +020088 u8 cfg = axp221_mvolt_to_cfg(mvolt, 600, 1540, 20);
89
Hans de Goede50e0d5e2014-12-13 14:02:38 +010090 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +020091 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL1,
92 AXP221_OUTPUT_CTRL1_DCDC4_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +010093
94 ret = pmic_bus_write(AXP221_DCDC4_CTRL, cfg);
95 if (ret)
96 return ret;
97
Hans de Goede1d624a42015-04-25 14:07:37 +020098 return pmic_bus_setbits(AXP221_OUTPUT_CTRL1,
99 AXP221_OUTPUT_CTRL1_DCDC4_EN);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200100}
101
Hans de Goede6944aff2015-10-03 15:18:33 +0200102int axp_set_dcdc5(unsigned int mvolt)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200103{
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100104 int ret;
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200105 u8 cfg = axp221_mvolt_to_cfg(mvolt, 1000, 2550, 50);
106
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100107 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +0200108 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL1,
109 AXP221_OUTPUT_CTRL1_DCDC5_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100110
111 ret = pmic_bus_write(AXP221_DCDC5_CTRL, cfg);
112 if (ret)
113 return ret;
114
Hans de Goede1d624a42015-04-25 14:07:37 +0200115 return pmic_bus_setbits(AXP221_OUTPUT_CTRL1,
116 AXP221_OUTPUT_CTRL1_DCDC5_EN);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200117}
118
Hans de Goede6944aff2015-10-03 15:18:33 +0200119int axp_set_dldo1(unsigned int mvolt)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200120{
121 int ret;
122 u8 cfg = axp221_mvolt_to_cfg(mvolt, 700, 3300, 100);
123
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100124 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +0200125 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL2,
126 AXP221_OUTPUT_CTRL2_DLDO1_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100127
Hans de Goedebdcdf842014-11-29 23:54:25 +0100128 ret = pmic_bus_write(AXP221_DLDO1_CTRL, cfg);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200129 if (ret)
130 return ret;
131
Hans de Goede1d624a42015-04-25 14:07:37 +0200132 return pmic_bus_setbits(AXP221_OUTPUT_CTRL2,
133 AXP221_OUTPUT_CTRL2_DLDO1_EN);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200134}
135
Hans de Goede6944aff2015-10-03 15:18:33 +0200136int axp_set_dldo2(unsigned int mvolt)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200137{
138 int ret;
139 u8 cfg = axp221_mvolt_to_cfg(mvolt, 700, 3300, 100);
140
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100141 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +0200142 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL2,
143 AXP221_OUTPUT_CTRL2_DLDO2_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100144
Hans de Goedebdcdf842014-11-29 23:54:25 +0100145 ret = pmic_bus_write(AXP221_DLDO2_CTRL, cfg);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200146 if (ret)
147 return ret;
148
Hans de Goede1d624a42015-04-25 14:07:37 +0200149 return pmic_bus_setbits(AXP221_OUTPUT_CTRL2,
150 AXP221_OUTPUT_CTRL2_DLDO2_EN);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200151}
152
Hans de Goede6944aff2015-10-03 15:18:33 +0200153int axp_set_dldo3(unsigned int mvolt)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200154{
155 int ret;
156 u8 cfg = axp221_mvolt_to_cfg(mvolt, 700, 3300, 100);
157
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100158 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +0200159 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL2,
160 AXP221_OUTPUT_CTRL2_DLDO3_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100161
Hans de Goedebdcdf842014-11-29 23:54:25 +0100162 ret = pmic_bus_write(AXP221_DLDO3_CTRL, cfg);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200163 if (ret)
164 return ret;
165
Hans de Goede1d624a42015-04-25 14:07:37 +0200166 return pmic_bus_setbits(AXP221_OUTPUT_CTRL2,
167 AXP221_OUTPUT_CTRL2_DLDO3_EN);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200168}
169
Hans de Goede6944aff2015-10-03 15:18:33 +0200170int axp_set_dldo4(unsigned int mvolt)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200171{
172 int ret;
173 u8 cfg = axp221_mvolt_to_cfg(mvolt, 700, 3300, 100);
174
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100175 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +0200176 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL2,
177 AXP221_OUTPUT_CTRL2_DLDO4_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100178
Hans de Goedebdcdf842014-11-29 23:54:25 +0100179 ret = pmic_bus_write(AXP221_DLDO4_CTRL, cfg);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200180 if (ret)
181 return ret;
182
Hans de Goede1d624a42015-04-25 14:07:37 +0200183 return pmic_bus_setbits(AXP221_OUTPUT_CTRL2,
184 AXP221_OUTPUT_CTRL2_DLDO4_EN);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200185}
186
Hans de Goede6944aff2015-10-03 15:18:33 +0200187int axp_set_aldo1(unsigned int mvolt)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200188{
189 int ret;
190 u8 cfg = axp221_mvolt_to_cfg(mvolt, 700, 3300, 100);
191
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100192 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +0200193 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL1,
194 AXP221_OUTPUT_CTRL1_ALDO1_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100195
Hans de Goedebdcdf842014-11-29 23:54:25 +0100196 ret = pmic_bus_write(AXP221_ALDO1_CTRL, cfg);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200197 if (ret)
198 return ret;
199
Hans de Goede1d624a42015-04-25 14:07:37 +0200200 return pmic_bus_setbits(AXP221_OUTPUT_CTRL1,
201 AXP221_OUTPUT_CTRL1_ALDO1_EN);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200202}
203
Hans de Goede6944aff2015-10-03 15:18:33 +0200204int axp_set_aldo2(unsigned int mvolt)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200205{
206 int ret;
207 u8 cfg = axp221_mvolt_to_cfg(mvolt, 700, 3300, 100);
208
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100209 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +0200210 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL1,
211 AXP221_OUTPUT_CTRL1_ALDO2_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100212
Hans de Goedebdcdf842014-11-29 23:54:25 +0100213 ret = pmic_bus_write(AXP221_ALDO2_CTRL, cfg);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200214 if (ret)
215 return ret;
216
Hans de Goede1d624a42015-04-25 14:07:37 +0200217 return pmic_bus_setbits(AXP221_OUTPUT_CTRL1,
218 AXP221_OUTPUT_CTRL1_ALDO2_EN);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200219}
220
Hans de Goede6944aff2015-10-03 15:18:33 +0200221int axp_set_aldo3(unsigned int mvolt)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200222{
223 int ret;
224 u8 cfg = axp221_mvolt_to_cfg(mvolt, 700, 3300, 100);
225
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100226 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +0200227 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL3,
228 AXP221_OUTPUT_CTRL3_ALDO3_EN);
Hans de Goede50e0d5e2014-12-13 14:02:38 +0100229
Hans de Goedebdcdf842014-11-29 23:54:25 +0100230 ret = pmic_bus_write(AXP221_ALDO3_CTRL, cfg);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200231 if (ret)
232 return ret;
233
Hans de Goede1d624a42015-04-25 14:07:37 +0200234 return pmic_bus_setbits(AXP221_OUTPUT_CTRL3,
235 AXP221_OUTPUT_CTRL3_ALDO3_EN);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200236}
237
Hans de Goede6944aff2015-10-03 15:18:33 +0200238int axp_set_eldo(int eldo_num, unsigned int mvolt)
Siarhei Siamashka6906df12015-01-19 05:23:30 +0200239{
240 int ret;
241 u8 cfg = axp221_mvolt_to_cfg(mvolt, 700, 3300, 100);
242 u8 addr, bits;
243
244 switch (eldo_num) {
245 case 3:
246 addr = AXP221_ELDO3_CTRL;
247 bits = AXP221_OUTPUT_CTRL2_ELDO3_EN;
248 break;
249 case 2:
250 addr = AXP221_ELDO2_CTRL;
251 bits = AXP221_OUTPUT_CTRL2_ELDO2_EN;
252 break;
253 case 1:
254 addr = AXP221_ELDO1_CTRL;
255 bits = AXP221_OUTPUT_CTRL2_ELDO1_EN;
256 break;
257 default:
258 return -EINVAL;
259 }
260
261 if (mvolt == 0)
Hans de Goede1d624a42015-04-25 14:07:37 +0200262 return pmic_bus_clrbits(AXP221_OUTPUT_CTRL2, bits);
Siarhei Siamashka6906df12015-01-19 05:23:30 +0200263
264 ret = pmic_bus_write(addr, cfg);
265 if (ret)
266 return ret;
267
Hans de Goede1d624a42015-04-25 14:07:37 +0200268 return pmic_bus_setbits(AXP221_OUTPUT_CTRL2, bits);
Siarhei Siamashka6906df12015-01-19 05:23:30 +0200269}
270
Hans de Goede6944aff2015-10-03 15:18:33 +0200271int axp_init(void)
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200272{
273 u8 axp_chip_id;
274 int ret;
275
Hans de Goedebdcdf842014-11-29 23:54:25 +0100276 ret = pmic_bus_init();
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200277 if (ret)
278 return ret;
279
Hans de Goedebdcdf842014-11-29 23:54:25 +0100280 ret = pmic_bus_read(AXP221_CHIP_ID, &axp_chip_id);
Oliver Schinagl5c7f10f2013-07-26 12:56:58 +0200281 if (ret)
282 return ret;
283
284 if (!(axp_chip_id == 0x6 || axp_chip_id == 0x7 || axp_chip_id == 0x17))
285 return -ENODEV;
286
287 return 0;
288}
Hans de Goedef3fba562014-11-25 16:37:52 +0100289
Hans de Goede6944aff2015-10-03 15:18:33 +0200290int axp_get_sid(unsigned int *sid)
Hans de Goedef3fba562014-11-25 16:37:52 +0100291{
292 u8 *dest = (u8 *)sid;
293 int i, ret;
294
Hans de Goede6944aff2015-10-03 15:18:33 +0200295 ret = pmic_bus_init();
Hans de Goedef3fba562014-11-25 16:37:52 +0100296 if (ret)
297 return ret;
298
Hans de Goedebdcdf842014-11-29 23:54:25 +0100299 ret = pmic_bus_write(AXP221_PAGE, 1);
Hans de Goedef3fba562014-11-25 16:37:52 +0100300 if (ret)
301 return ret;
302
303 for (i = 0; i < 16; i++) {
Hans de Goedebdcdf842014-11-29 23:54:25 +0100304 ret = pmic_bus_read(AXP221_SID + i, &dest[i]);
Hans de Goedef3fba562014-11-25 16:37:52 +0100305 if (ret)
306 return ret;
307 }
308
Hans de Goedebdcdf842014-11-29 23:54:25 +0100309 pmic_bus_write(AXP221_PAGE, 0);
Hans de Goedef3fba562014-11-25 16:37:52 +0100310
311 for (i = 0; i < 4; i++)
312 sid[i] = be32_to_cpu(sid[i]);
313
314 return 0;
315}
Hans de Goedefe4b71b2015-12-20 16:14:31 +0100316
317int do_poweroff(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
318{
319 pmic_bus_write(AXP221_SHUTDOWN, AXP221_SHUTDOWN_POWEROFF);
320
321 /* infinite loop during shutdown */
322 while (1) {}
323
324 /* not reached */
325 return 0;
326}