wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 1 | /* |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 2 | * (C) Copyright 2000-2010 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * Klaus Heydeck, Kieback & Peter GmbH & Co KG, heydeck@kieback-peter.de |
| 5 | * |
Wolfgang Denk | 3765b3e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 6 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | /* |
| 10 | * board/config.h - configuration options, board specific |
| 11 | * Derived from ../tqm8xx/tqm8xx.c |
| 12 | */ |
| 13 | |
| 14 | #ifndef __CONFIG_H |
| 15 | #define __CONFIG_H |
| 16 | |
| 17 | /* |
| 18 | * High Level Configuration Options |
| 19 | * (easy to change) |
| 20 | */ |
| 21 | |
| 22 | #define CONFIG_MPC855 1 /* This is a MPC855 CPU */ |
| 23 | #define CONFIG_KUP4K 1 /* ...on a KUP4K module */ |
| 24 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 25 | #define CONFIG_SYS_TEXT_BASE 0x40000000 |
| 26 | |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 27 | #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 28 | #undef CONFIG_8xx_CONS_SMC2 |
| 29 | #undef CONFIG_8xx_CONS_NONE |
wdenk | 682011f | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 30 | #define CONFIG_BAUDRATE 115200 /* console baudrate */ |
wdenk | 682011f | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 31 | #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 32 | |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 33 | #define CONFIG_BOARD_TYPES 1 /* support board types */ |
| 34 | |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 35 | #undef CONFIG_BOOTARGS |
| 36 | |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 37 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 38 | "slot_a_boot=setenv bootargs root=/dev/sda2 ip=off;" \ |
Wolfgang Denk | 2d941de | 2010-09-10 00:16:19 +0200 | [diff] [blame] | 39 | "run addhw; mw.b 400000 00 80; diskboot 400000 0:1; bootm 400000\0" \ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 40 | "slot_b_boot=setenv bootargs root=/dev/sda2 ip=off;" \ |
Wolfgang Denk | 2d941de | 2010-09-10 00:16:19 +0200 | [diff] [blame] | 41 | "run addhw; mw.b 400000 00 80; diskboot 400000 2:1; bootm 400000\0" \ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 42 | "nfs_boot=mw.b 400000 00 80; dhcp; run nfsargs addip addhw; bootm 400000\0" \ |
| 43 | "fat_boot=mw.b 400000 00 80; fatload ide 2:1 400000 st.bin; run addhw; \ |
| 44 | bootm 400000 \0" \ |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 45 | "panic_boot=echo No Bootdevice !!! reset\0" \ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 46 | "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${rootpath}\0" \ |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 47 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 48 | "addip=setenv bootargs ${bootargs} ip=${ipaddr}::${gatewayip}" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 49 | ":${netmask}:${hostname}:${netdev}:off\0" \ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 50 | "addhw=setenv bootargs ${bootargs} ${mtdparts} console=${console} ${debug} \ |
| 51 | hw=${hw} key1=${key1} panic=1 mem=${mem}\0" \ |
| 52 | "console=ttyCPM0,115200\0" \ |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 53 | "netdev=eth0\0" \ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 54 | "contrast=20\0" \ |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 55 | "silent=1\0" \ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 56 | "mtdparts=" MTDPARTS_DEFAULT "\0" \ |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 57 | "load=tftp 200000 bootloader-4k.bitmap;tftp 100000 bootloader-4k.bin\0" \ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 58 | "update=protect off 1:0-9;era 1:0-9;cp.b 100000 40000000 ${filesize};" \ |
wdenk | 02b11f8 | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 59 | "cp.b 200000 40050000 14000\0" |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 60 | |
wdenk | 682011f | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 61 | #define CONFIG_BOOTCOMMAND \ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 62 | "run fat_boot;run slot_b_boot;run slot_a_boot;run nfs_boot;run panic_boot" |
wdenk | 682011f | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 63 | |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 64 | #define CONFIG_PREBOOT "setenv preboot; saveenv" |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 65 | |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 66 | #define CONFIG_MISC_INIT_R 1 |
| 67 | #define CONFIG_MISC_INIT_F 1 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 68 | |
| 69 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 70 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 71 | |
wdenk | 02b11f8 | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 72 | #define CONFIG_WATCHDOG 1 /* watchdog enabled */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 73 | |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 74 | #define CONFIG_STATUS_LED 1 /* Status LED enabled */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 75 | |
| 76 | #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */ |
| 77 | |
Jon Loeliger | 7be044e | 2007-07-09 21:24:19 -0500 | [diff] [blame] | 78 | /* |
| 79 | * BOOTP options |
| 80 | */ |
| 81 | #define CONFIG_BOOTP_SUBNETMASK |
| 82 | #define CONFIG_BOOTP_GATEWAY |
| 83 | #define CONFIG_BOOTP_HOSTNAME |
| 84 | #define CONFIG_BOOTP_BOOTPATH |
| 85 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 86 | |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 87 | #define CONFIG_MAC_PARTITION |
| 88 | #define CONFIG_DOS_PARTITION |
| 89 | |
wdenk | 02b11f8 | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 90 | /* |
| 91 | * enable I2C and select the hardware/software driver |
| 92 | */ |
Heiko Schocher | ea818db | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 93 | #define CONFIG_SYS_I2C |
| 94 | #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */ |
| 95 | #define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */ |
| 96 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 97 | |
wdenk | 02b11f8 | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 98 | /* |
| 99 | * Software (bit-bang) I2C driver configuration |
| 100 | */ |
| 101 | #define PB_SCL 0x00000020 /* PB 26 */ |
| 102 | #define PB_SDA 0x00000010 /* PB 27 */ |
| 103 | |
| 104 | #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL) |
| 105 | #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA) |
| 106 | #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA) |
| 107 | #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0) |
| 108 | #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \ |
| 109 | else immr->im_cpm.cp_pbdat &= ~PB_SDA |
| 110 | #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \ |
| 111 | else immr->im_cpm.cp_pbdat &= ~PB_SCL |
| 112 | #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */ |
wdenk | 02b11f8 | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 113 | |
wdenk | 02b11f8 | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 114 | /*----------------------------------------------------------------------- |
| 115 | * I2C Configuration |
| 116 | */ |
| 117 | |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_I2C_PICIO_ADDR 0x21 /* PCF8574 IO Expander */ |
| 119 | #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */ |
wdenk | 02b11f8 | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 120 | |
| 121 | /* List of I2C addresses to be verified by POST */ |
| 122 | |
Peter Tyser | 60aaaa0 | 2010-10-22 00:20:30 -0500 | [diff] [blame] | 123 | #define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_PICIO_ADDR, \ |
| 124 | CONFIG_SYS_I2C_RTC_ADDR, \ |
| 125 | } |
wdenk | 02b11f8 | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 126 | |
wdenk | 02b11f8 | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 127 | #define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */ |
| 128 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_DISCOVER_PHY |
Marian Balakowicz | 63ff004 | 2005-10-28 22:30:33 +0200 | [diff] [blame] | 130 | #define CONFIG_MII |
wdenk | 02b11f8 | 2004-05-12 22:54:36 +0000 | [diff] [blame] | 131 | |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 132 | /* Define to allow the user to overwrite serial and ethaddr */ |
| 133 | #define CONFIG_ENV_OVERWRITE |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 134 | |
Jon Loeliger | 348f258 | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 135 | /* |
| 136 | * Command line configuration. |
| 137 | */ |
| 138 | #include <config_cmd_default.h> |
| 139 | |
| 140 | #define CONFIG_CMD_DATE |
| 141 | #define CONFIG_CMD_DHCP |
| 142 | #define CONFIG_CMD_I2C |
| 143 | #define CONFIG_CMD_IDE |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 144 | #define CONFIG_CMD_MII |
Jon Loeliger | 348f258 | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 145 | #define CONFIG_CMD_NFS |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 146 | #define CONFIG_CMD_FAT |
Jon Loeliger | 348f258 | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 147 | #define CONFIG_CMD_SNTP |
| 148 | |
Jon Loeliger | af075ee | 2007-07-08 17:02:01 -0500 | [diff] [blame] | 149 | #ifdef CONFIG_POST |
| 150 | #define CONFIG_CMD_DIAG |
| 151 | #endif |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 152 | |
| 153 | /* |
| 154 | * Miscellaneous configurable options |
| 155 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Jon Loeliger | 348f258 | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 157 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 159 | #else |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 160 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 161 | #endif |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 162 | /* Print Buffer Size */ |
| 163 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 165 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 166 | |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 167 | #define CONFIG_SYS_MEMTEST_START 0x000400000 /* memtest works on */ |
| 168 | #define CONFIG_SYS_MEMTEST_END 0x005C00000 /* 4 ... 92 MB in DRAM */ |
| 169 | #define CONFIG_SYS_ALT_MEMTEST 1 |
| 170 | #define CONFIG_SYS_MEMTEST_SCRATCH 0x90000200 /* using latch as scratch register */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 171 | |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 172 | #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 173 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 115200 } |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 175 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 |
wdenk | 682011f | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 177 | |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 178 | /* |
| 179 | * Low Level Configuration Settings |
| 180 | * (address mappings, register initial values, etc.) |
| 181 | * You should know what you are doing if you make changes here. |
| 182 | */ |
| 183 | /*----------------------------------------------------------------------- |
| 184 | * Internal Memory Mapped Register |
| 185 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_IMMR 0xFFF00000 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 187 | |
| 188 | /*----------------------------------------------------------------------- |
| 189 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 190 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 192 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 195 | |
| 196 | /*----------------------------------------------------------------------- |
| 197 | * Start addresses for the final memory configuration |
| 198 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 200 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 201 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 202 | #define CONFIG_SYS_FLASH_BASE 0x40000000 |
| 203 | #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */ |
| 204 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 205 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 206 | |
| 207 | /* |
| 208 | * For booting Linux, the board info and command line data |
| 209 | * have to be in the first 8 MB of memory, since this is |
| 210 | * the maximum mapped by the Linux kernel during initialization. |
| 211 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 213 | |
| 214 | /*----------------------------------------------------------------------- |
| 215 | * FLASH organization |
| 216 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 217 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 218 | #define CONFIG_SYS_MAX_FLASH_SECT 19 /* max number of sectors on one chip */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 219 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 220 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 221 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 222 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 223 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 224 | #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */ |
| 225 | #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */ |
| 226 | #define CONFIG_ENV_SECT_SIZE 0x10000 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 227 | |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 228 | /*----------------------------------------------------------------------- |
| 229 | * Dynamic MTD partition support |
| 230 | */ |
| 231 | #define MTDPARTS_DEFAULT "mtdparts=40000000.flash:256k(u-boot)," \ |
Wolfgang Denk | 2d941de | 2010-09-10 00:16:19 +0200 | [diff] [blame] | 232 | "64k(env)," \ |
| 233 | "128k(splash)," \ |
| 234 | "512k(etc)," \ |
| 235 | "64k(hw-info)" |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 236 | |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 237 | /*----------------------------------------------------------------------- |
| 238 | * Hardware Information Block |
| 239 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 240 | #define CONFIG_SYS_HWINFO_OFFSET 0x000F0000 /* offset of HW Info block */ |
| 241 | #define CONFIG_SYS_HWINFO_SIZE 0x00000100 /* size of HW Info block */ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_HWINFO_MAGIC 0x4B26500D /* 'K&P<CR>' */ |
| 243 | |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 244 | /*----------------------------------------------------------------------- |
| 245 | * Cache Configuration |
| 246 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
Jon Loeliger | 348f258 | 2007-07-08 13:46:18 -0500 | [diff] [blame] | 248 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 250 | #endif |
| 251 | |
| 252 | /*----------------------------------------------------------------------- |
| 253 | * SYPCR - System Protection Control 11-9 |
| 254 | * SYPCR can only be written once after reset! |
| 255 | *----------------------------------------------------------------------- |
| 256 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze |
| 257 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 259 | |
| 260 | /*----------------------------------------------------------------------- |
| 261 | * SIUMCR - SIU Module Configuration 11-6 |
| 262 | *----------------------------------------------------------------------- |
| 263 | * PCMCIA config., multi-function pin tri-state |
| 264 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 265 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC00) |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 266 | |
| 267 | /*----------------------------------------------------------------------- |
| 268 | * TBSCR - Time Base Status and Control 11-26 |
| 269 | *----------------------------------------------------------------------- |
| 270 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 271 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 272 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 273 | |
| 274 | /*----------------------------------------------------------------------- |
| 275 | * RTCSC - Real-Time Clock Status and Control Register 11-27 |
| 276 | *----------------------------------------------------------------------- |
| 277 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 278 | #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 279 | |
| 280 | /*----------------------------------------------------------------------- |
| 281 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 282 | *----------------------------------------------------------------------- |
| 283 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 284 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 285 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 286 | |
| 287 | /*----------------------------------------------------------------------- |
| 288 | * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 |
| 289 | *----------------------------------------------------------------------- |
| 290 | * Reset PLL lock status sticky bit, timer expired status bit and timer |
| 291 | * interrupt status bit |
| 292 | * |
| 293 | * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)! |
| 294 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 295 | #define CONFIG_SYS_PLPRCR ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST ) |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 296 | |
| 297 | /*----------------------------------------------------------------------- |
| 298 | * SCCR - System Clock and reset Control Register 15-27 |
| 299 | *----------------------------------------------------------------------- |
| 300 | * Set clock output, timebase and RTC source and divider, |
| 301 | * power management and some other internal clocks |
| 302 | */ |
| 303 | #define SCCR_MASK SCCR_EBDF00 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 304 | #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_EBDF01 | \ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 305 | SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \ |
| 306 | SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \ |
| 307 | SCCR_DFALCD00) |
| 308 | |
| 309 | /*----------------------------------------------------------------------- |
| 310 | * PCMCIA stuff |
| 311 | *----------------------------------------------------------------------- |
| 312 | * |
| 313 | */ |
| 314 | |
wdenk | ea909b7 | 2002-11-21 23:11:29 +0000 | [diff] [blame] | 315 | /* KUP4K use both slots, SLOT_A as "primary". */ |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 316 | #define CONFIG_PCMCIA_SLOT_A 1 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 317 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 318 | #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000) |
| 319 | #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 ) |
| 320 | #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000) |
| 321 | #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 ) |
| 322 | #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000) |
| 323 | #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 ) |
| 324 | #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000) |
| 325 | #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 ) |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 326 | |
wdenk | ea909b7 | 2002-11-21 23:11:29 +0000 | [diff] [blame] | 327 | #define PCMCIA_SOCKETS_NO 2 |
| 328 | #define PCMCIA_MEM_WIN_NO 8 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 329 | /*----------------------------------------------------------------------- |
| 330 | * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter) |
| 331 | *----------------------------------------------------------------------- |
| 332 | */ |
| 333 | |
Pavel Herrmann | 8d1165e11a | 2012-10-09 07:01:56 +0000 | [diff] [blame] | 334 | #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */ |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 335 | #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 336 | |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 337 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ |
| 338 | #define CONFIG_IDE_LED 1 /* LED for ide supported */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 339 | #undef CONFIG_IDE_RESET /* reset for ide not supported */ |
| 340 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 341 | #define CONFIG_SYS_IDE_MAXBUS 2 |
| 342 | #define CONFIG_SYS_IDE_MAXDEVICE 4 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 343 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 344 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 345 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 346 | #define CONFIG_SYS_ATA_IDE1_OFFSET (4 * CONFIG_SYS_PCMCIA_MEM_SIZE) |
wdenk | ea909b7 | 2002-11-21 23:11:29 +0000 | [diff] [blame] | 347 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 348 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 349 | |
| 350 | /* Offset for data I/O */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 351 | #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 352 | |
| 353 | /* Offset for normal register accesses */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 354 | #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 355 | |
| 356 | /* Offset for alternate registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 357 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 358 | |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 359 | /*----------------------------------------------------------------------- |
| 360 | * |
| 361 | *----------------------------------------------------------------------- |
| 362 | * |
| 363 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 364 | #define CONFIG_SYS_DER 0 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 365 | |
| 366 | /* |
| 367 | * Init Memory Controller: |
| 368 | * |
| 369 | * BR0/1 and OR0/1 (FLASH) |
| 370 | */ |
| 371 | #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */ |
| 372 | |
| 373 | /* used to re-map FLASH both when starting from SRAM or FLASH: |
| 374 | * restrict access enough to keep SRAM working (if any) |
| 375 | * but not too much to meddle with FLASH accesses |
| 376 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 377 | #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */ |
| 378 | #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */ |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 379 | |
| 380 | /* |
| 381 | * FLASH timing: |
| 382 | */ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 383 | #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV2 | OR_CSNT_SAM | \ |
| 384 | OR_SCY_5_CLK | OR_EHTR | OR_BI) |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 385 | |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 386 | #define CONFIG_SYS_OR0_REMAP \ |
| 387 | (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 388 | #define CONFIG_SYS_OR0_PRELIM \ |
| 389 | (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 390 | #define CONFIG_SYS_BR0_PRELIM \ |
| 391 | ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V ) |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 392 | |
| 393 | |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 394 | /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 395 | #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 396 | |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 397 | /* |
| 398 | * Memory Periodic Timer Prescaler |
| 399 | * |
| 400 | * The Divider for PTA (refresh timer) configuration is based on an |
| 401 | * example SDRAM configuration (64 MBit, one bank). The adjustment to |
| 402 | * the number of chip selects (NCS) and the actually needed refresh |
| 403 | * rate is done by setting MPTPR. |
| 404 | * |
| 405 | * PTA is calculated from |
| 406 | * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS) |
| 407 | * |
| 408 | * gclk CPU clock (not bus clock!) |
| 409 | * Trefresh Refresh cycle * 4 (four word bursts used) |
| 410 | * |
wdenk | 0608e04 | 2004-03-25 19:29:38 +0000 | [diff] [blame] | 411 | * 4096 Rows from SDRAM example configuration |
| 412 | * 1000 factor s -> ms |
| 413 | * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration |
| 414 | * 4 Number of refresh cycles per period |
| 415 | * 64 Refresh cycle in ms per number of rows |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 416 | * -------------------------------------------- |
| 417 | * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000 |
| 418 | * |
| 419 | * 50 MHz => 50.000.000 / Divider = 98 |
| 420 | * 66 Mhz => 66.000.000 / Divider = 129 |
| 421 | * 80 Mhz => 80.000.000 / Divider = 156 |
| 422 | */ |
| 423 | #if defined(CONFIG_80MHz) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 424 | #define CONFIG_SYS_MAMR_PTA 156 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 425 | #elif defined(CONFIG_66MHz) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 426 | #define CONFIG_SYS_MAMR_PTA 129 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 427 | #else /* 50 MHz */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 428 | #define CONFIG_SYS_MAMR_PTA 98 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 429 | #endif /*CONFIG_??MHz */ |
| 430 | |
| 431 | /* |
| 432 | * For 16 MBit, refresh rates could be 31.3 us |
| 433 | * (= 64 ms / 2K = 125 / quad bursts). |
| 434 | * For a simpler initialization, 15.6 us is used instead. |
| 435 | * |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 436 | * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks |
| 437 | * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 438 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 439 | #define CONFIG_SYS_MPTPR 0x400 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 440 | |
| 441 | /* |
| 442 | * MAMR settings for SDRAM |
| 443 | */ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 444 | |
| 445 | /* 8 column SDRAM */ |
| 446 | #define CONFIG_SYS_MAMR_8COL 0x68802114 |
| 447 | /* 9 column SDRAM */ |
| 448 | #define CONFIG_SYS_MAMR_9COL 0x68904114 |
| 449 | |
| 450 | /* |
| 451 | * Chip Selects |
| 452 | */ |
| 453 | #define CONFIG_SYS_OR0 |
| 454 | #define CONFIG_SYS_BR0 |
| 455 | |
| 456 | #define CONFIG_SYS_OR1_8COL 0xFF000A00 |
| 457 | #define CONFIG_SYS_BR1_8COL 0x00000081 |
| 458 | #define CONFIG_SYS_OR2_8COL 0xFE000A00 |
| 459 | #define CONFIG_SYS_BR2_8COL 0x01000081 |
| 460 | #define CONFIG_SYS_OR3_8COL 0xFC000A00 |
| 461 | #define CONFIG_SYS_BR3_8COL 0x02000081 |
| 462 | |
| 463 | #define CONFIG_SYS_OR1_9COL 0xFE000A00 |
| 464 | #define CONFIG_SYS_BR1_9COL 0x00000081 |
| 465 | #define CONFIG_SYS_OR2_9COL 0xFE000A00 |
| 466 | #define CONFIG_SYS_BR2_9COL 0x02000081 |
| 467 | #define CONFIG_SYS_OR3_9COL 0xFE000A00 |
| 468 | #define CONFIG_SYS_BR3_9COL 0x04000081 |
| 469 | |
| 470 | #define CONFIG_SYS_OR4 0xFFFF8926 |
| 471 | #define CONFIG_SYS_BR4 0x90000401 |
| 472 | |
| 473 | #define CONFIG_SYS_OR5 0xFFC007F0 /* EPSON: 4 MB 17 WS or externel TA */ |
| 474 | #define CONFIG_SYS_BR5 0x80080801 /* Start at 0x80080000 */ |
| 475 | |
| 476 | #define LATCH_ADDR 0x90000200 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 477 | |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 478 | #define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 479 | #define CONFIG_AUTOBOOT_STOP_STR "." |
| 480 | #define CONFIG_SILENT_CONSOLE 1 |
Wolfgang Denk | 2d941de | 2010-09-10 00:16:19 +0200 | [diff] [blame] | 481 | #define CONFIG_SYS_DEVICE_NULLDEV 1 /* enble null device */ |
Heiko Schocher | e604e40 | 2010-07-19 23:46:48 +0200 | [diff] [blame] | 482 | #define CONFIG_VERSION_VARIABLE 1 |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 483 | |
Heiko Schocher | 8011ec6 | 2010-07-19 23:47:08 +0200 | [diff] [blame] | 484 | /* pass open firmware flat tree */ |
| 485 | #define CONFIG_OF_LIBFDT 1 |
| 486 | #define CONFIG_OF_BOARD_SETUP 1 |
| 487 | |
wdenk | 56f94be | 2002-11-05 16:35:14 +0000 | [diff] [blame] | 488 | #endif /* __CONFIG_H */ |