blob: 53a9e5d77df736f210f3310b8e8bae1ffe44ba16 [file] [log] [blame]
Dirk Behme91eee542008-12-14 09:47:15 +01001/*
2 *
3 * Common board functions for OMAP3 based boards.
4 *
5 * (C) Copyright 2004-2008
6 * Texas Instruments, <www.ti.com>
7 *
8 * Author :
9 * Sunil Kumar <sunilsaini05@gmail.com>
10 * Shashi Ranjan <shashiranjanmca05@gmail.com>
11 *
12 * Derived from Beagle Board and 3430 SDP code by
13 * Richard Woodruff <r-woodruff2@ti.com>
14 * Syed Mohammed Khasim <khasim@ti.com>
15 *
16 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020017 * SPDX-License-Identifier: GPL-2.0+
Dirk Behme91eee542008-12-14 09:47:15 +010018 */
19#include <common.h>
Simon Glassb3f4ca12014-10-22 21:37:15 -060020#include <dm.h>
Jeroen Hofsteebf855022014-10-08 22:57:57 +020021#include <mmc.h>
Tom Rini47f7bca2012-08-13 12:03:19 -070022#include <spl.h>
Dirk Behme91eee542008-12-14 09:47:15 +010023#include <asm/io.h>
24#include <asm/arch/sys_proto.h>
25#include <asm/arch/mem.h>
Kim, Heung Jun06e758e2009-06-20 11:02:17 +020026#include <asm/cache.h>
Aneesh V45bf0582011-06-16 23:30:53 +000027#include <asm/armv7.h>
Simon Glassb3f4ca12014-10-22 21:37:15 -060028#include <asm/gpio.h>
Simon Schwarzbb085b82011-09-14 15:29:26 -040029#include <asm/omap_common.h>
Tom Rinif0881252012-08-14 10:25:15 -070030#include <asm/arch/mmc_host_def.h>
Tom Riniee08a822011-11-23 05:13:06 +000031#include <i2c.h>
Tom Rini8a87a3d2012-04-13 12:20:03 +000032#include <linux/compiler.h>
Dirk Behme91eee542008-12-14 09:47:15 +010033
Tom Rini6507f132012-08-22 15:31:05 -070034DECLARE_GLOBAL_DATA_PTR;
35
Aneesh V45bf0582011-06-16 23:30:53 +000036/* Declarations */
Dirk Behme91eee542008-12-14 09:47:15 +010037extern omap3_sysinfo sysinfo;
Aneesh V45bf0582011-06-16 23:30:53 +000038static void omap3_setup_aux_cr(void);
Tom Rini57f588b2012-10-30 22:23:28 -070039#ifndef CONFIG_SYS_L2CACHE_OFF
Aneesh V45bf0582011-06-16 23:30:53 +000040static void omap3_invalidate_l2_cache_secure(void);
Tom Rini57f588b2012-10-30 22:23:28 -070041#endif
Dirk Behme91eee542008-12-14 09:47:15 +010042
Simon Glassb3f4ca12014-10-22 21:37:15 -060043#ifdef CONFIG_DM_GPIO
44static const struct omap_gpio_platdata omap34xx_gpio[] = {
45 { 0, OMAP34XX_GPIO1_BASE, METHOD_GPIO_24XX },
46 { 1, OMAP34XX_GPIO2_BASE, METHOD_GPIO_24XX },
47 { 2, OMAP34XX_GPIO3_BASE, METHOD_GPIO_24XX },
48 { 3, OMAP34XX_GPIO4_BASE, METHOD_GPIO_24XX },
49 { 4, OMAP34XX_GPIO5_BASE, METHOD_GPIO_24XX },
50 { 5, OMAP34XX_GPIO6_BASE, METHOD_GPIO_24XX },
51};
52
53U_BOOT_DEVICES(am33xx_gpios) = {
54 { "gpio_omap", &omap34xx_gpio[0] },
55 { "gpio_omap", &omap34xx_gpio[1] },
56 { "gpio_omap", &omap34xx_gpio[2] },
57 { "gpio_omap", &omap34xx_gpio[3] },
58 { "gpio_omap", &omap34xx_gpio[4] },
59 { "gpio_omap", &omap34xx_gpio[5] },
60};
61
62#else
63
Aneesh V25223a62011-07-21 09:29:29 -040064static const struct gpio_bank gpio_bank_34xx[6] = {
65 { (void *)OMAP34XX_GPIO1_BASE, METHOD_GPIO_24XX },
66 { (void *)OMAP34XX_GPIO2_BASE, METHOD_GPIO_24XX },
67 { (void *)OMAP34XX_GPIO3_BASE, METHOD_GPIO_24XX },
68 { (void *)OMAP34XX_GPIO4_BASE, METHOD_GPIO_24XX },
69 { (void *)OMAP34XX_GPIO5_BASE, METHOD_GPIO_24XX },
70 { (void *)OMAP34XX_GPIO6_BASE, METHOD_GPIO_24XX },
71};
72
73const struct gpio_bank *const omap_gpio_bank = gpio_bank_34xx;
74
Simon Glassb3f4ca12014-10-22 21:37:15 -060075#endif
76
Simon Schwarzbb085b82011-09-14 15:29:26 -040077#ifdef CONFIG_SPL_BUILD
78/*
79* We use static variables because global data is not ready yet.
80* Initialized data is available in SPL right from the beginning.
81* We would not typically need to save these parameters in regular
82* U-Boot. This is needed only in SPL at the moment.
83*/
84u32 omap3_boot_device = BOOT_DEVICE_NAND;
85
86/* auto boot mode detection is not possible for OMAP3 - hard code */
Tom Rini37189a12012-08-14 09:19:44 -070087u32 spl_boot_mode(void)
Simon Schwarzbb085b82011-09-14 15:29:26 -040088{
Tom Rini8e1b8362012-08-13 12:53:23 -070089 switch (spl_boot_device()) {
Simon Schwarzbb085b82011-09-14 15:29:26 -040090 case BOOT_DEVICE_MMC2:
91 return MMCSD_MODE_RAW;
92 case BOOT_DEVICE_MMC1:
Guillaume GARDET205b4f32014-10-15 17:53:11 +020093 return MMCSD_MODE_FS;
Simon Schwarzbb085b82011-09-14 15:29:26 -040094 break;
Simon Schwarzbb085b82011-09-14 15:29:26 -040095 default:
96 puts("spl: ERROR: unknown device - can't select boot mode\n");
97 hang();
98 }
99}
100
Tom Rini8e1b8362012-08-13 12:53:23 -0700101u32 spl_boot_device(void)
Simon Schwarzbb085b82011-09-14 15:29:26 -0400102{
103 return omap3_boot_device;
104}
105
Tom Rinif0881252012-08-14 10:25:15 -0700106int board_mmc_init(bd_t *bis)
107{
108 switch (spl_boot_device()) {
109 case BOOT_DEVICE_MMC1:
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000110 omap_mmc_init(0, 0, 0, -1, -1);
Tom Rinif0881252012-08-14 10:25:15 -0700111 break;
112 case BOOT_DEVICE_MMC2:
113 case BOOT_DEVICE_MMC2_2:
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000114 omap_mmc_init(1, 0, 0, -1, -1);
Tom Rinif0881252012-08-14 10:25:15 -0700115 break;
116 }
117 return 0;
118}
119
Tom Riniee08a822011-11-23 05:13:06 +0000120void spl_board_init(void)
121{
Enric Balletbo i Serrab51a5e32013-02-07 23:14:49 +0000122#if defined(CONFIG_SPL_NAND_SUPPORT) || defined(CONFIG_SPL_ONENAND_SUPPORT)
Tom Rinid7cb93b2012-08-14 12:26:08 -0700123 gpmc_init();
124#endif
Stefano Babicda521382012-03-15 04:01:42 +0000125#ifdef CONFIG_SPL_I2C_SUPPORT
Heiko Schocher6789e842013-10-22 11:03:18 +0200126 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
Stefano Babicda521382012-03-15 04:01:42 +0000127#endif
Tom Riniee08a822011-11-23 05:13:06 +0000128}
Simon Schwarzbb085b82011-09-14 15:29:26 -0400129#endif /* CONFIG_SPL_BUILD */
130
131
Dirk Behme91eee542008-12-14 09:47:15 +0100132/******************************************************************************
Dirk Behme91eee542008-12-14 09:47:15 +0100133 * Routine: secure_unlock
134 * Description: Setup security registers for access
135 * (GP Device only)
136 *****************************************************************************/
137void secure_unlock_mem(void)
138{
Dirk Behme97a099e2009-08-08 09:30:21 +0200139 struct pm *pm_rt_ape_base = (struct pm *)PM_RT_APE_BASE_ADDR_ARM;
140 struct pm *pm_gpmc_base = (struct pm *)PM_GPMC_BASE_ADDR_ARM;
141 struct pm *pm_ocm_ram_base = (struct pm *)PM_OCM_RAM_BASE_ADDR_ARM;
142 struct pm *pm_iva2_base = (struct pm *)PM_IVA2_BASE_ADDR_ARM;
143 struct sms *sms_base = (struct sms *)OMAP34XX_SMS_BASE;
Dirk Behme91eee542008-12-14 09:47:15 +0100144
145 /* Protection Module Register Target APE (PM_RT) */
146 writel(UNLOCK_1, &pm_rt_ape_base->req_info_permission_1);
147 writel(UNLOCK_1, &pm_rt_ape_base->read_permission_0);
148 writel(UNLOCK_1, &pm_rt_ape_base->wirte_permission_0);
149 writel(UNLOCK_2, &pm_rt_ape_base->addr_match_1);
150
151 writel(UNLOCK_3, &pm_gpmc_base->req_info_permission_0);
152 writel(UNLOCK_3, &pm_gpmc_base->read_permission_0);
153 writel(UNLOCK_3, &pm_gpmc_base->wirte_permission_0);
154
155 writel(UNLOCK_3, &pm_ocm_ram_base->req_info_permission_0);
156 writel(UNLOCK_3, &pm_ocm_ram_base->read_permission_0);
157 writel(UNLOCK_3, &pm_ocm_ram_base->wirte_permission_0);
158 writel(UNLOCK_2, &pm_ocm_ram_base->addr_match_2);
159
160 /* IVA Changes */
161 writel(UNLOCK_3, &pm_iva2_base->req_info_permission_0);
162 writel(UNLOCK_3, &pm_iva2_base->read_permission_0);
163 writel(UNLOCK_3, &pm_iva2_base->wirte_permission_0);
164
165 /* SDRC region 0 public */
166 writel(UNLOCK_1, &sms_base->rg_att0);
167}
168
169/******************************************************************************
170 * Routine: secureworld_exit()
171 * Description: If chip is EMU and boot type is external
172 * configure secure registers and exit secure world
173 * general use.
174 *****************************************************************************/
Jeroen Hofsteefd3f4012014-06-16 23:22:23 +0200175void secureworld_exit(void)
Dirk Behme91eee542008-12-14 09:47:15 +0100176{
177 unsigned long i;
178
Peter Meerwalda4958312012-02-02 12:51:02 +0000179 /* configure non-secure access control register */
Dirk Behme91eee542008-12-14 09:47:15 +0100180 __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 2":"=r"(i));
181 /* enabling co-processor CP10 and CP11 accesses in NS world */
182 __asm__ __volatile__("orr %0, %0, #0xC00":"=r"(i));
183 /*
184 * allow allocation of locked TLBs and L2 lines in NS world
185 * allow use of PLE registers in NS world also
186 */
187 __asm__ __volatile__("orr %0, %0, #0x70000":"=r"(i));
188 __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 2":"=r"(i));
189
190 /* Enable ASA in ACR register */
191 __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
192 __asm__ __volatile__("orr %0, %0, #0x10":"=r"(i));
193 __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
194
195 /* Exiting secure world */
196 __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 0":"=r"(i));
197 __asm__ __volatile__("orr %0, %0, #0x31":"=r"(i));
198 __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 0":"=r"(i));
199}
200
201/******************************************************************************
Dirk Behme91eee542008-12-14 09:47:15 +0100202 * Routine: try_unlock_sram()
203 * Description: If chip is GP/EMU(special) type, unlock the SRAM for
204 * general use.
205 *****************************************************************************/
Jeroen Hofsteefd3f4012014-06-16 23:22:23 +0200206void try_unlock_memory(void)
Dirk Behme91eee542008-12-14 09:47:15 +0100207{
208 int mode;
209 int in_sdram = is_running_in_sdram();
210
211 /*
212 * if GP device unlock device SRAM for general use
213 * secure code breaks for Secure/Emulation device - HS/E/T
214 */
215 mode = get_device_type();
216 if (mode == GP_DEVICE)
217 secure_unlock_mem();
218
219 /*
220 * If device is EMU and boot is XIP external booting
221 * Unlock firewalls and disable L2 and put chip
222 * out of secure world
223 *
224 * Assuming memories are unlocked by the demon who put us in SDRAM
225 */
226 if ((mode <= EMU_DEVICE) && (get_boot_type() == 0x1F)
227 && (!in_sdram)) {
228 secure_unlock_mem();
229 secureworld_exit();
230 }
231
232 return;
233}
234
235/******************************************************************************
236 * Routine: s_init
237 * Description: Does early system init of muxing and clocks.
238 * - Called path is with SRAM stack.
239 *****************************************************************************/
240void s_init(void)
241{
242 int in_sdram = is_running_in_sdram();
243
244 watchdog_init();
245
246 try_unlock_memory();
247
Aneesh V45bf0582011-06-16 23:30:53 +0000248 /* Errata workarounds */
249 omap3_setup_aux_cr();
Dirk Behme91eee542008-12-14 09:47:15 +0100250
Aneesh V45bf0582011-06-16 23:30:53 +0000251#ifndef CONFIG_SYS_L2CACHE_OFF
252 /* Invalidate L2-cache from secure mode */
253 omap3_invalidate_l2_cache_secure();
Dirk Behme91eee542008-12-14 09:47:15 +0100254#endif
Dirk Behme91eee542008-12-14 09:47:15 +0100255
256 set_muxconf_regs();
Alexander Holler86623ad2010-12-18 13:24:20 +0100257 sdelay(100);
Dirk Behme91eee542008-12-14 09:47:15 +0100258
259 prcm_init();
260
261 per_clocks_enable();
262
Govindraj.R95f87912012-02-06 03:55:35 +0000263#ifdef CONFIG_USB_EHCI_OMAP
264 ehci_clocks_enable();
265#endif
266
Simon Schwarzbb085b82011-09-14 15:29:26 -0400267#ifdef CONFIG_SPL_BUILD
Tom Rini6507f132012-08-22 15:31:05 -0700268 gd = &gdata;
269
Simon Schwarzbb085b82011-09-14 15:29:26 -0400270 preloader_console_init();
Andreas Müller87754712012-01-04 15:26:23 +0000271
272 timer_init();
Simon Schwarzbb085b82011-09-14 15:29:26 -0400273#endif
274
Dirk Behme91eee542008-12-14 09:47:15 +0100275 if (!in_sdram)
Vaibhav Hiremathcae377b2010-06-07 15:20:34 -0400276 mem_init();
Dirk Behme91eee542008-12-14 09:47:15 +0100277}
278
Tom Rini8a87a3d2012-04-13 12:20:03 +0000279/*
280 * Routine: misc_init_r
281 * Description: A basic misc_init_r that just displays the die ID
282 */
283int __weak misc_init_r(void)
284{
285 dieid_num_r();
286
287 return 0;
288}
289
Dirk Behme91eee542008-12-14 09:47:15 +0100290/******************************************************************************
291 * Routine: wait_for_command_complete
292 * Description: Wait for posting to finish on watchdog
293 *****************************************************************************/
Jeroen Hofstee98431d52014-10-08 22:57:41 +0200294static void wait_for_command_complete(struct watchdog *wd_base)
Dirk Behme91eee542008-12-14 09:47:15 +0100295{
296 int pending = 1;
297 do {
298 pending = readl(&wd_base->wwps);
299 } while (pending);
300}
301
302/******************************************************************************
303 * Routine: watchdog_init
304 * Description: Shut down watch dogs
305 *****************************************************************************/
306void watchdog_init(void)
307{
Dirk Behme97a099e2009-08-08 09:30:21 +0200308 struct watchdog *wd2_base = (struct watchdog *)WD2_BASE;
309 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
Dirk Behme91eee542008-12-14 09:47:15 +0100310
311 /*
312 * There are 3 watch dogs WD1=Secure, WD2=MPU, WD3=IVA. WD1 is
313 * either taken care of by ROM (HS/EMU) or not accessible (GP).
314 * We need to take care of WD2-MPU or take a PRCM reset. WD3
315 * should not be running and does not generate a PRCM reset.
316 */
317
Wolfgang Denke7300f42014-03-25 14:49:48 +0100318 setbits_le32(&prcm_base->fclken_wkup, 0x20);
319 setbits_le32(&prcm_base->iclken_wkup, 0x20);
Dirk Behme91eee542008-12-14 09:47:15 +0100320 wait_on_value(ST_WDT2, 0x20, &prcm_base->idlest_wkup, 5);
321
322 writel(WD_UNLOCK1, &wd2_base->wspr);
323 wait_for_command_complete(wd2_base);
324 writel(WD_UNLOCK2, &wd2_base->wspr);
325}
326
327/******************************************************************************
Dirk Behme91eee542008-12-14 09:47:15 +0100328 * Dummy function to handle errors for EABI incompatibility
329 *****************************************************************************/
Dirk Behme91eee542008-12-14 09:47:15 +0100330void abort(void)
331{
332}
333
Simon Schwarzbb085b82011-09-14 15:29:26 -0400334#if defined(CONFIG_NAND_OMAP_GPMC) & !defined(CONFIG_SPL_BUILD)
Dirk Behme91eee542008-12-14 09:47:15 +0100335/******************************************************************************
336 * OMAP3 specific command to switch between NAND HW and SW ecc
337 *****************************************************************************/
Wolfgang Denk54841ab2010-06-28 22:00:46 +0200338static int do_switch_ecc(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
Dirk Behme91eee542008-12-14 09:47:15 +0100339{
Andreas Bießmannda634ae2013-04-04 23:52:50 +0000340 if (argc < 2 || argc > 3)
Dirk Behme91eee542008-12-14 09:47:15 +0100341 goto usage;
Andreas Bießmannda634ae2013-04-04 23:52:50 +0000342
343 if (strncmp(argv[1], "hw", 2) == 0) {
344 if (argc == 2) {
345 omap_nand_switch_ecc(1, 1);
346 } else {
347 if (strncmp(argv[2], "hamming", 7) == 0)
348 omap_nand_switch_ecc(1, 1);
349 else if (strncmp(argv[2], "bch8", 4) == 0)
350 omap_nand_switch_ecc(1, 8);
351 else
352 goto usage;
353 }
354 } else if (strncmp(argv[1], "sw", 2) == 0) {
355 omap_nand_switch_ecc(0, 0);
356 } else {
Dirk Behme91eee542008-12-14 09:47:15 +0100357 goto usage;
Andreas Bießmannda634ae2013-04-04 23:52:50 +0000358 }
Dirk Behme91eee542008-12-14 09:47:15 +0100359
360 return 0;
361
362usage:
Sanjeev Premi36003262009-04-03 14:00:07 +0530363 printf ("Usage: nandecc %s\n", cmdtp->usage);
Dirk Behme91eee542008-12-14 09:47:15 +0100364 return 1;
365}
366
367U_BOOT_CMD(
Andreas Bießmannda634ae2013-04-04 23:52:50 +0000368 nandecc, 3, 1, do_switch_ecc,
Robert P. J. Daya93c92c2009-11-17 07:30:23 -0500369 "switch OMAP3 NAND ECC calculation algorithm",
Andreas Bießmannda634ae2013-04-04 23:52:50 +0000370 "hw [hamming|bch8] - Switch between NAND hardware 1-bit hamming and"
371 " 8-bit BCH\n"
372 " ecc calculation (second parameter may"
373 " be omitted).\n"
374 "nandecc sw - Switch to NAND software ecc algorithm."
Wolfgang Denka89c33d2009-05-24 17:06:54 +0200375);
Dirk Behme91eee542008-12-14 09:47:15 +0100376
Simon Schwarzbb085b82011-09-14 15:29:26 -0400377#endif /* CONFIG_NAND_OMAP_GPMC & !CONFIG_SPL_BUILD */
Sanjeev Premi6a6b62e2009-04-27 21:27:27 +0530378
379#ifdef CONFIG_DISPLAY_BOARDINFO
380/**
381 * Print board information
382 */
383int checkboard (void)
384{
385 char *mem_s ;
386
387 if (is_mem_sdr())
388 mem_s = "mSDR";
389 else
390 mem_s = "LPDDR";
391
392 printf("%s + %s/%s\n", sysinfo.board_string, mem_s,
393 sysinfo.nand_string);
394
395 return 0;
396}
397#endif /* CONFIG_DISPLAY_BOARDINFO */
Aneesh V45bf0582011-06-16 23:30:53 +0000398
399static void omap3_emu_romcode_call(u32 service_id, u32 *parameters)
400{
401 u32 i, num_params = *parameters;
402 u32 *sram_scratch_space = (u32 *)OMAP3_PUBLIC_SRAM_SCRATCH_AREA;
403
404 /*
405 * copy the parameters to an un-cached area to avoid coherency
406 * issues
407 */
408 for (i = 0; i < num_params; i++) {
409 __raw_writel(*parameters, sram_scratch_space);
410 parameters++;
411 sram_scratch_space++;
412 }
413
414 /* Now make the PPA call */
415 do_omap3_emu_romcode_call(service_id, OMAP3_PUBLIC_SRAM_SCRATCH_AREA);
416}
417
418static void omap3_update_aux_cr_secure(u32 set_bits, u32 clear_bits)
419{
420 u32 acr;
421
422 /* Read ACR */
423 asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
424 acr &= ~clear_bits;
425 acr |= set_bits;
426
427 if (get_device_type() == GP_DEVICE) {
428 omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_WRITE_ACR,
429 acr);
430 } else {
431 struct emu_hal_params emu_romcode_params;
432 emu_romcode_params.num_params = 1;
433 emu_romcode_params.param1 = acr;
434 omap3_emu_romcode_call(OMAP3_EMU_HAL_API_WRITE_ACR,
435 (u32 *)&emu_romcode_params);
436 }
437}
438
Aneesh V45bf0582011-06-16 23:30:53 +0000439static void omap3_setup_aux_cr(void)
440{
441 /* Workaround for Cortex-A8 errata: #454179 #430973
442 * Set "IBE" bit
Peter Meerwalda4958312012-02-02 12:51:02 +0000443 * Set "Disable Branch Size Mispredicts" bit
Aneesh V45bf0582011-06-16 23:30:53 +0000444 * Workaround for erratum #621766
445 * Enable L1NEON bit
446 * ACR |= (IBE | DBSM | L1NEON) => ACR |= 0xE0
447 */
448 omap3_update_aux_cr_secure(0xE0, 0);
449}
450
451#ifndef CONFIG_SYS_L2CACHE_OFF
Tom Rini57f588b2012-10-30 22:23:28 -0700452static void omap3_update_aux_cr(u32 set_bits, u32 clear_bits)
453{
454 u32 acr;
455
456 /* Read ACR */
457 asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
458 acr &= ~clear_bits;
459 acr |= set_bits;
460
461 /* Write ACR - affects non-secure banked bits */
462 asm volatile ("mcr p15, 0, %0, c1, c0, 1" : : "r" (acr));
463}
464
Aneesh V45bf0582011-06-16 23:30:53 +0000465/* Invalidate the entire L2 cache from secure mode */
466static void omap3_invalidate_l2_cache_secure(void)
467{
468 if (get_device_type() == GP_DEVICE) {
469 omap3_gp_romcode_call(OMAP3_GP_ROMCODE_API_L2_INVAL,
470 0);
471 } else {
472 struct emu_hal_params emu_romcode_params;
473 emu_romcode_params.num_params = 1;
474 emu_romcode_params.param1 = 0;
475 omap3_emu_romcode_call(OMAP3_EMU_HAL_API_L2_INVAL,
476 (u32 *)&emu_romcode_params);
477 }
478}
479
480void v7_outer_cache_enable(void)
481{
482 /* Set L2EN */
483 omap3_update_aux_cr_secure(0x2, 0);
484
485 /*
486 * On some revisions L2EN bit is banked on some revisions it's not
487 * No harm in setting both banked bits(in fact this is required
488 * by an erratum)
489 */
490 omap3_update_aux_cr(0x2, 0);
491}
492
Aneesh Vf1f2c3c2012-02-16 03:40:15 +0000493void omap3_outer_cache_disable(void)
Aneesh V45bf0582011-06-16 23:30:53 +0000494{
495 /* Clear L2EN */
496 omap3_update_aux_cr_secure(0, 0x2);
497
498 /*
499 * On some revisions L2EN bit is banked on some revisions it's not
500 * No harm in clearing both banked bits(in fact this is required
501 * by an erratum)
502 */
503 omap3_update_aux_cr(0, 0x2);
504}
Robert P. J. Daye3fe6252012-11-13 07:57:54 +0000505#endif /* !CONFIG_SYS_L2CACHE_OFF */