blob: 2881cc83ede3e44a07fda61941d849252bbce5ef [file] [log] [blame]
Haavard Skinnemoen6b443942007-04-14 17:11:49 +02001/*
2 * Copyright (C) 2006 Atmel Corporation
3 *
4 * Configuration settings for the AVR32 Network Gateway
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Haavard Skinnemoen6b443942007-04-14 17:11:49 +02007 */
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Andreas Bießmann5d73bc72010-11-04 23:15:30 +000011#include <asm/arch/hardware.h>
Haavard Skinnemoena23e2772008-05-19 11:36:28 +020012
Andreas Bießmannb78431a2011-04-18 04:12:35 +000013#define CONFIG_AT32AP
14#define CONFIG_AT32AP7000
15#define CONFIG_ATNGW100
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020016
Andreas Bießmannfb1e3eb2015-05-23 23:09:15 +020017#define CONFIG_BOARD_EARLY_INIT_R
18
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020019/*
20 * Set up the PLL to run at 140 MHz, the CPU to run at the PLL
21 * frequency, the HSB and PBB busses to run at 1/2 the PLL frequency
22 * and the PBA bus to run at 1/4 the PLL frequency.
23 */
Andreas Bießmannb78431a2011-04-18 04:12:35 +000024#define CONFIG_PLL
25#define CONFIG_SYS_POWER_MANAGER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020026#define CONFIG_SYS_OSC0_HZ 20000000
27#define CONFIG_SYS_PLL0_DIV 1
28#define CONFIG_SYS_PLL0_MUL 7
29#define CONFIG_SYS_PLL0_SUPPRESS_CYCLES 16
30#define CONFIG_SYS_CLKDIV_CPU 0
31#define CONFIG_SYS_CLKDIV_HSB 1
32#define CONFIG_SYS_CLKDIV_PBA 2
33#define CONFIG_SYS_CLKDIV_PBB 1
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020034
Haavard Skinnemoen1f36f732010-08-12 13:52:54 +070035/* Reserve VM regions for SDRAM and NOR flash */
36#define CONFIG_SYS_NR_VM_REGIONS 2
37
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020038/*
39 * The PLLOPT register controls the PLL like this:
40 * icp = PLLOPT<2>
41 * ivco = PLLOPT<1:0>
42 *
43 * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
44 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045#define CONFIG_SYS_PLL0_OPT 0x04
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020046
Andreas Bießmannf4278b72010-11-04 23:15:31 +000047#define CONFIG_USART_BASE ATMEL_BASE_USART1
48#define CONFIG_USART_ID 1
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020049/* User serviceable stuff */
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020050
Andreas Bießmannb78431a2011-04-18 04:12:35 +000051#define CONFIG_CMDLINE_TAG
52#define CONFIG_SETUP_MEMORY_TAGS
53#define CONFIG_INITRD_TAG
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020054
55#define CONFIG_STACKSIZE (2048)
56
57#define CONFIG_BAUDRATE 115200
58#define CONFIG_BOOTARGS \
59 "console=ttyS0 root=/dev/mtdblock1 rootfstype=jffs2"
60#define CONFIG_BOOTCOMMAND \
61 "fsload; bootm"
62
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020063
64/*
65 * After booting the board for the first time, new ethernet addresses
66 * should be generated and assigned to the environment variables
67 * "ethaddr" and "eth1addr". This is normally done during production.
68 */
Andreas Bießmannb78431a2011-04-18 04:12:35 +000069#define CONFIG_OVERWRITE_ETHADDR_ONCE
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020070
71/*
72 * BOOTP/DHCP options
73 */
74#define CONFIG_BOOTP_SUBNETMASK
75#define CONFIG_BOOTP_GATEWAY
76
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020077/*
78 * Command line configuration.
79 */
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020080#define CONFIG_CMD_JFFS2
David Brownell55ac7a72008-02-22 12:54:39 -080081
Andreas Bießmannb78431a2011-04-18 04:12:35 +000082#define CONFIG_ATMEL_USART
83#define CONFIG_MACB
84#define CONFIG_PORTMUX_PIO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_NR_PIOS 5
Andreas Bießmannb78431a2011-04-18 04:12:35 +000086#define CONFIG_SYS_HSDRAMC
Sven Schnelle72fa4672011-10-21 14:49:25 +020087#define CONFIG_GENERIC_ATMEL_MCI
88#define CONFIG_GENERIC_MMC
Andreas Bießmannb78431a2011-04-18 04:12:35 +000089#define CONFIG_ATMEL_SPI
Haavard Skinnemoen5f723a32008-06-20 10:41:05 +020090
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_DCACHE_LINESZ 32
92#define CONFIG_SYS_ICACHE_LINESZ 32
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020093
94#define CONFIG_NR_DRAM_BANKS 1
95
Andreas Bießmannb78431a2011-04-18 04:12:35 +000096#define CONFIG_SYS_FLASH_CFI
97#define CONFIG_FLASH_CFI_DRIVER
Haavard Skinnemoen6b443942007-04-14 17:11:49 +020098
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_FLASH_BASE 0x00000000
100#define CONFIG_SYS_FLASH_SIZE 0x800000
101#define CONFIG_SYS_MAX_FLASH_BANKS 1
102#define CONFIG_SYS_MAX_FLASH_SECT 135
Haavard Skinnemoen6b443942007-04-14 17:11:49 +0200103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Andreas Bießmannda484372011-04-18 04:12:43 +0000105#define CONFIG_SYS_TEXT_BASE 0x00000000
Haavard Skinnemoen6b443942007-04-14 17:11:49 +0200106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_INTRAM_BASE INTERNAL_SRAM_BASE
108#define CONFIG_SYS_INTRAM_SIZE INTERNAL_SRAM_SIZE
109#define CONFIG_SYS_SDRAM_BASE EBI_SDRAM_BASE
Haavard Skinnemoen6b443942007-04-14 17:11:49 +0200110
Andreas Bießmannb78431a2011-04-18 04:12:35 +0000111#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200112#define CONFIG_ENV_SIZE 65536
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE - CONFIG_ENV_SIZE)
Haavard Skinnemoen6b443942007-04-14 17:11:49 +0200114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INTRAM_BASE + CONFIG_SYS_INTRAM_SIZE)
Haavard Skinnemoen6b443942007-04-14 17:11:49 +0200116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_MALLOC_LEN (256*1024)
Haavard Skinnemoen6b443942007-04-14 17:11:49 +0200118
119/* Allow 4MB for the kernel run-time image */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000)
121#define CONFIG_SYS_BOOTPARAMS_LEN (16 * 1024)
Haavard Skinnemoen6b443942007-04-14 17:11:49 +0200122
123/* Other configuration settings that shouldn't have to change all that often */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_CBSIZE 256
125#define CONFIG_SYS_MAXARGS 16
126#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
Andreas Bießmannb78431a2011-04-18 04:12:35 +0000127#define CONFIG_SYS_LONGHELP
Haavard Skinnemoen6b443942007-04-14 17:11:49 +0200128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_MEMTEST_START EBI_SDRAM_BASE
130#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x1f00000)
Haavard Skinnemoen2bcacc22007-11-22 16:51:39 +0100131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
Haavard Skinnemoen6b443942007-04-14 17:11:49 +0200133
134#endif /* __CONFIG_H */