blob: 7c85b2663c887684b1aa7bfa00b76923a5960e99 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Kever Yang85a3cfb2017-02-23 15:37:51 +08002/*
3 * Copyright (c) 2016 Rockchip Electronics Co., Ltd
Kever Yang85a3cfb2017-02-23 15:37:51 +08004 */
5
6#include <common.h>
Simon Glass691d7192020-05-10 11:40:02 -06007#include <init.h>
Kever Yang612fd9e2019-07-22 19:59:33 +08008#include <asm/arch-rockchip/bootrom.h>
Kever Yang15f09a12019-03-28 11:01:23 +08009#include <asm/arch-rockchip/hardware.h>
Kever Yang604814c2019-07-22 20:01:58 +080010#include <asm/arch-rockchip/grf_rk3328.h>
11#include <asm/arch-rockchip/uart.h>
Kever Yang85a3cfb2017-02-23 15:37:51 +080012#include <asm/armv8/mmu.h>
13#include <asm/io.h>
14
Kever Yang975e4ab2017-06-23 16:11:11 +080015DECLARE_GLOBAL_DATA_PTR;
16
Kever Yang604814c2019-07-22 20:01:58 +080017#define CRU_BASE 0xFF440000
18#define GRF_BASE 0xFF100000
19#define UART2_BASE 0xFF130000
Kever Yanga9775a82019-07-29 12:18:18 +030020#define FW_DDR_CON_REG 0xFF7C0040
Kever Yang604814c2019-07-22 20:01:58 +080021
Kever Yang612fd9e2019-07-22 19:59:33 +080022const char * const boot_devices[BROM_LAST_BOOTSOURCE + 1] = {
Levin Du2d86ab52019-10-17 15:22:38 +080023 [BROM_BOOTSOURCE_EMMC] = "/rksdmmc@ff520000",
24 [BROM_BOOTSOURCE_SD] = "/rksdmmc@ff500000",
Kever Yang612fd9e2019-07-22 19:59:33 +080025};
26
Kever Yang85a3cfb2017-02-23 15:37:51 +080027static struct mm_region rk3328_mem_map[] = {
28 {
29 .virt = 0x0UL,
30 .phys = 0x0UL,
Kever Yangbe8da532017-06-13 21:00:12 +080031 .size = 0xff000000UL,
Kever Yang85a3cfb2017-02-23 15:37:51 +080032 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
33 PTE_BLOCK_INNER_SHARE
34 }, {
Kever Yangbe8da532017-06-13 21:00:12 +080035 .virt = 0xff000000UL,
36 .phys = 0xff000000UL,
37 .size = 0x1000000UL,
Kever Yang85a3cfb2017-02-23 15:37:51 +080038 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
39 PTE_BLOCK_NON_SHARE |
40 PTE_BLOCK_PXN | PTE_BLOCK_UXN
41 }, {
42 /* List terminator */
43 0,
44 }
45};
46
47struct mm_region *mem_map = rk3328_mem_map;
48
Kever Yang85a3cfb2017-02-23 15:37:51 +080049int arch_cpu_init(void)
50{
Kever Yanga9775a82019-07-29 12:18:18 +030051#ifdef CONFIG_SPL_BUILD
Kever Yang85a3cfb2017-02-23 15:37:51 +080052 /* We do some SoC one time setting here. */
53
Kever Yanga9775a82019-07-29 12:18:18 +030054 /* Disable the ddr secure region setting to make it non-secure */
55 rk_setreg(FW_DDR_CON_REG, 0x200);
56#endif
Kever Yang85a3cfb2017-02-23 15:37:51 +080057 return 0;
58}
Kever Yang604814c2019-07-22 20:01:58 +080059
60void board_debug_uart_init(void)
61{
62 struct rk3328_grf_regs * const grf = (void *)GRF_BASE;
63 struct rk_uart * const uart = (void *)UART2_BASE;
64 enum{
65 GPIO2A0_SEL_SHIFT = 0,
66 GPIO2A0_SEL_MASK = 3 << GPIO2A0_SEL_SHIFT,
67 GPIO2A0_UART2_TX_M1 = 1,
68
69 GPIO2A1_SEL_SHIFT = 2,
70 GPIO2A1_SEL_MASK = 3 << GPIO2A1_SEL_SHIFT,
71 GPIO2A1_UART2_RX_M1 = 1,
72 };
73 enum {
74 IOMUX_SEL_UART2_SHIFT = 0,
75 IOMUX_SEL_UART2_MASK = 3 << IOMUX_SEL_UART2_SHIFT,
76 IOMUX_SEL_UART2_M0 = 0,
77 IOMUX_SEL_UART2_M1,
78 };
79
80 /* uart_sel_clk default select 24MHz */
81 writel((3 << (8 + 16)) | (2 << 8), CRU_BASE + 0x148);
82
83 /* init uart baud rate 1500000 */
84 writel(0x83, &uart->lcr);
85 writel(0x1, &uart->rbr);
86 writel(0x3, &uart->lcr);
87
88 /* Enable early UART2 */
89 rk_clrsetreg(&grf->com_iomux,
90 IOMUX_SEL_UART2_MASK,
91 IOMUX_SEL_UART2_M1 << IOMUX_SEL_UART2_SHIFT);
92 rk_clrsetreg(&grf->gpio2a_iomux,
93 GPIO2A0_SEL_MASK,
94 GPIO2A0_UART2_TX_M1 << GPIO2A0_SEL_SHIFT);
95 rk_clrsetreg(&grf->gpio2a_iomux,
96 GPIO2A1_SEL_MASK,
97 GPIO2A1_UART2_RX_M1 << GPIO2A1_SEL_SHIFT);
98
99 /* enable FIFO */
100 writel(0x1, &uart->sfe);
101}