blob: d13eb11187c0166fc3febcca30cb03e3c9965a33 [file] [log] [blame]
Louis Su30f57472008-07-09 11:01:37 +08001/*
2 * ax88180: ASIX AX88180 Non-PCI Gigabit Ethernet u-boot driver
3 *
4 * This program is free software; you can distribute it and/or modify
5 * it under the terms of the GNU General Public License (Version 2) as
6 * published by the Free Software Foundation.
7 * This program is distributed in the hope it will be useful, but
8 * WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
10 * See the GNU General Public License for more details.
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, Inc., 59 Temple Place - Suite 330, Boston MA 02111-1307,
14 * USA.
15 */
16
17/*
18 * ========================================================================
19 * ASIX AX88180 Non-PCI 16/32-bit Gigabit Ethernet Linux Driver
20 *
21 * The AX88180 Ethernet controller is a high performance and highly
22 * integrated local CPU bus Ethernet controller with embedded 40K bytes
23 * SRAM and supports both 16-bit and 32-bit SRAM-Like interfaces for any
24 * embedded systems.
25 * The AX88180 is a single chip 10/100/1000Mbps Gigabit Ethernet
26 * controller that supports both MII and RGMII interfaces and is
27 * compliant to IEEE 802.3, IEEE 802.3u and IEEE 802.3z standards.
28 *
29 * Please visit ASIX's web site (http://www.asix.com.tw) for more
30 * details.
31 *
32 * Module Name : ax88180.c
33 * Date : 2008-07-07
34 * History
35 * 09/06/2006 : New release for AX88180 US2 chip.
36 * 07/07/2008 : Fix up the coding style and using inline functions
37 * instead of macros
38 * ========================================================================
39 */
40#include <common.h>
41#include <command.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060042#include <log.h>
Louis Su30f57472008-07-09 11:01:37 +080043#include <net.h>
44#include <malloc.h>
Mike Frysingerf9abdfe2010-05-10 16:47:36 -040045#include <linux/mii.h>
Louis Su30f57472008-07-09 11:01:37 +080046#include "ax88180.h"
47
48/*
49 * ===========================================================================
50 * Local SubProgram Declaration
51 * ===========================================================================
52 */
53static void ax88180_rx_handler (struct eth_device *dev);
54static int ax88180_phy_initial (struct eth_device *dev);
Hoan Hoangbb7336a2010-05-10 16:09:35 -040055static void ax88180_media_config (struct eth_device *dev);
56static unsigned long get_CicadaPHY_media_mode (struct eth_device *dev);
57static unsigned long get_MarvellPHY_media_mode (struct eth_device *dev);
Louis Su30f57472008-07-09 11:01:37 +080058static unsigned short ax88180_mdio_read (struct eth_device *dev,
59 unsigned long regaddr);
60static void ax88180_mdio_write (struct eth_device *dev,
61 unsigned long regaddr, unsigned short regdata);
62
63/*
64 * ===========================================================================
65 * Local SubProgram Bodies
66 * ===========================================================================
67 */
68static int ax88180_mdio_check_complete (struct eth_device *dev)
69{
70 int us_cnt = 10000;
71 unsigned short tmpval;
72
73 /* MDIO read/write should not take more than 10 ms */
74 while (--us_cnt) {
75 tmpval = INW (dev, MDIOCTRL);
76 if (((tmpval & READ_PHY) == 0) && ((tmpval & WRITE_PHY) == 0))
77 break;
78 }
79
80 return us_cnt;
81}
82
83static unsigned short
84ax88180_mdio_read (struct eth_device *dev, unsigned long regaddr)
85{
86 struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
87 unsigned long tmpval = 0;
88
89 OUTW (dev, (READ_PHY | (regaddr << 8) | priv->PhyAddr), MDIOCTRL);
90
91 if (ax88180_mdio_check_complete (dev))
92 tmpval = INW (dev, MDIODP);
93 else
94 printf ("Failed to read PHY register!\n");
95
96 return (unsigned short)(tmpval & 0xFFFF);
97}
98
99static void
100ax88180_mdio_write (struct eth_device *dev, unsigned long regaddr,
101 unsigned short regdata)
102{
103 struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
104
105 OUTW (dev, regdata, MDIODP);
106
107 OUTW (dev, (WRITE_PHY | (regaddr << 8) | priv->PhyAddr), MDIOCTRL);
108
109 if (!ax88180_mdio_check_complete (dev))
110 printf ("Failed to write PHY register!\n");
111}
112
113static int ax88180_phy_reset (struct eth_device *dev)
114{
115 unsigned short delay_cnt = 500;
116
Mike Frysingerf9abdfe2010-05-10 16:47:36 -0400117 ax88180_mdio_write (dev, MII_BMCR, (BMCR_RESET | BMCR_ANENABLE));
Louis Su30f57472008-07-09 11:01:37 +0800118
119 /* Wait for the reset to complete, or time out (500 ms) */
Mike Frysingerf9abdfe2010-05-10 16:47:36 -0400120 while (ax88180_mdio_read (dev, MII_BMCR) & BMCR_RESET) {
Louis Su30f57472008-07-09 11:01:37 +0800121 udelay (1000);
122 if (--delay_cnt == 0) {
123 printf ("Failed to reset PHY!\n");
124 return -1;
125 }
126 }
127
128 return 0;
129}
130
131static void ax88180_mac_reset (struct eth_device *dev)
132{
133 unsigned long tmpval;
134 unsigned char i;
135
136 struct {
137 unsigned short offset, value;
138 } program_seq[] = {
139 {
140 MISC, MISC_NORMAL}, {
141 RXINDICATOR, DEFAULT_RXINDICATOR}, {
142 TXCMD, DEFAULT_TXCMD}, {
143 TXBS, DEFAULT_TXBS}, {
144 TXDES0, DEFAULT_TXDES0}, {
145 TXDES1, DEFAULT_TXDES1}, {
146 TXDES2, DEFAULT_TXDES2}, {
147 TXDES3, DEFAULT_TXDES3}, {
148 TXCFG, DEFAULT_TXCFG}, {
149 MACCFG2, DEFAULT_MACCFG2}, {
150 MACCFG3, DEFAULT_MACCFG3}, {
151 TXLEN, DEFAULT_TXLEN}, {
152 RXBTHD0, DEFAULT_RXBTHD0}, {
153 RXBTHD1, DEFAULT_RXBTHD1}, {
154 RXFULTHD, DEFAULT_RXFULTHD}, {
155 DOGTHD0, DEFAULT_DOGTHD0}, {
156 DOGTHD1, DEFAULT_DOGTHD1},};
157
158 OUTW (dev, MISC_RESET_MAC, MISC);
159 tmpval = INW (dev, MISC);
160
Axel Lina62cd292013-07-03 11:24:18 +0800161 for (i = 0; i < ARRAY_SIZE(program_seq); i++)
Louis Su30f57472008-07-09 11:01:37 +0800162 OUTW (dev, program_seq[i].value, program_seq[i].offset);
163}
164
165static int ax88180_poll_tx_complete (struct eth_device *dev)
166{
167 struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
168 unsigned long tmpval, txbs_txdp;
169 int TimeOutCnt = 10000;
170
171 txbs_txdp = 1 << priv->NextTxDesc;
172
173 while (TimeOutCnt--) {
174
175 tmpval = INW (dev, TXBS);
176
177 if ((tmpval & txbs_txdp) == 0)
178 break;
179
180 udelay (100);
181 }
182
183 if (TimeOutCnt)
184 return 0;
185 else
186 return -TimeOutCnt;
187}
188
189static void ax88180_rx_handler (struct eth_device *dev)
190{
191 struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
192 unsigned long data_size;
193 unsigned short rxcurt_ptr, rxbound_ptr, next_ptr;
194 int i;
195#if defined (CONFIG_DRIVER_AX88180_16BIT)
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500196 unsigned short *rxdata = (unsigned short *)net_rx_packets[0];
Louis Su30f57472008-07-09 11:01:37 +0800197#else
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500198 unsigned long *rxdata = (unsigned long *)net_rx_packets[0];
Louis Su30f57472008-07-09 11:01:37 +0800199#endif
200 unsigned short count;
201
202 rxcurt_ptr = INW (dev, RXCURT);
203 rxbound_ptr = INW (dev, RXBOUND);
204 next_ptr = (rxbound_ptr + 1) & RX_PAGE_NUM_MASK;
205
206 debug ("ax88180: RX original RXBOUND=0x%04x,"
207 " RXCURT=0x%04x\n", rxbound_ptr, rxcurt_ptr);
208
209 while (next_ptr != rxcurt_ptr) {
210
211 OUTW (dev, RX_START_READ, RXINDICATOR);
212
213 data_size = READ_RXBUF (dev) & 0xFFFF;
214
215 if ((data_size == 0) || (data_size > MAX_RX_SIZE)) {
216
217 OUTW (dev, RX_STOP_READ, RXINDICATOR);
218
219 ax88180_mac_reset (dev);
220 printf ("ax88180: Invalid Rx packet length!"
221 " (len=0x%04lx)\n", data_size);
222
223 debug ("ax88180: RX RXBOUND=0x%04x,"
224 "RXCURT=0x%04x\n", rxbound_ptr, rxcurt_ptr);
225 return;
226 }
227
228 rxbound_ptr += (((data_size + 0xF) & 0xFFF0) >> 4) + 1;
229 rxbound_ptr &= RX_PAGE_NUM_MASK;
230
231 /* Comput access times */
232 count = (data_size + priv->PadSize) >> priv->BusWidth;
233
234 for (i = 0; i < count; i++) {
235 *(rxdata + i) = READ_RXBUF (dev);
236 }
237
238 OUTW (dev, RX_STOP_READ, RXINDICATOR);
239
240 /* Pass the packet up to the protocol layers. */
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500241 net_process_received_packet(net_rx_packets[0], data_size);
Louis Su30f57472008-07-09 11:01:37 +0800242
243 OUTW (dev, rxbound_ptr, RXBOUND);
244
245 rxcurt_ptr = INW (dev, RXCURT);
246 rxbound_ptr = INW (dev, RXBOUND);
247 next_ptr = (rxbound_ptr + 1) & RX_PAGE_NUM_MASK;
248
249 debug ("ax88180: RX updated RXBOUND=0x%04x,"
250 "RXCURT=0x%04x\n", rxbound_ptr, rxcurt_ptr);
251 }
252
253 return;
254}
255
256static int ax88180_phy_initial (struct eth_device *dev)
257{
258 struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
259 unsigned long tmp_regval;
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400260 unsigned short phyaddr;
Louis Su30f57472008-07-09 11:01:37 +0800261
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400262 /* Search for first avaliable PHY chipset */
263#ifdef CONFIG_PHY_ADDR
264 phyaddr = CONFIG_PHY_ADDR;
265#else
266 for (phyaddr = 0; phyaddr < 32; ++phyaddr)
267#endif
268 {
269 priv->PhyAddr = phyaddr;
Mike Frysingerf9abdfe2010-05-10 16:47:36 -0400270 priv->PhyID0 = ax88180_mdio_read(dev, MII_PHYSID1);
Hoan Hoang25667062010-05-11 02:42:38 -0400271 priv->PhyID1 = ax88180_mdio_read(dev, MII_PHYSID2);
Louis Su30f57472008-07-09 11:01:37 +0800272
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400273 switch (priv->PhyID0) {
Hoan Hoang25667062010-05-11 02:42:38 -0400274 case MARVELL_ALASKA_PHYSID0:
275 debug("ax88180: Found Marvell Alaska PHY family."
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400276 " (PHY Addr=0x%x)\n", priv->PhyAddr);
Louis Su30f57472008-07-09 11:01:37 +0800277
Hoan Hoang25667062010-05-11 02:42:38 -0400278 switch (priv->PhyID1) {
279 case MARVELL_88E1118_PHYSID1:
280 ax88180_mdio_write(dev, M88E1118_PAGE_SEL, 2);
281 ax88180_mdio_write(dev, M88E1118_CR,
282 M88E1118_CR_DEFAULT);
283 ax88180_mdio_write(dev, M88E1118_PAGE_SEL, 3);
284 ax88180_mdio_write(dev, M88E1118_LEDCTL,
285 M88E1118_LEDCTL_DEFAULT);
286 ax88180_mdio_write(dev, M88E1118_LEDMIX,
287 M88E1118_LEDMIX_LED050 | M88E1118_LEDMIX_LED150 | 0x15);
288 ax88180_mdio_write(dev, M88E1118_PAGE_SEL, 0);
289 default: /* Default to 88E1111 Phy */
290 tmp_regval = ax88180_mdio_read(dev, M88E1111_EXT_SSR);
291 if ((tmp_regval & HWCFG_MODE_MASK) != RGMII_COPPER_MODE)
292 ax88180_mdio_write(dev, M88E1111_EXT_SCR,
293 DEFAULT_EXT_SCR);
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400294 }
Louis Su30f57472008-07-09 11:01:37 +0800295
Hoan Hoang25667062010-05-11 02:42:38 -0400296 if (ax88180_phy_reset(dev) < 0)
297 return 0;
298 ax88180_mdio_write(dev, M88_IER, LINK_CHANGE_INT);
299
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400300 return 1;
Louis Su30f57472008-07-09 11:01:37 +0800301
Mike Frysingerf9abdfe2010-05-10 16:47:36 -0400302 case CICADA_CIS8201_PHYSID0:
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400303 debug("ax88180: Found CICADA CIS8201 PHY"
304 " chipset. (PHY Addr=0x%x)\n", priv->PhyAddr);
Louis Su30f57472008-07-09 11:01:37 +0800305
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400306 ax88180_mdio_write(dev, CIS_IMR,
Louis Su30f57472008-07-09 11:01:37 +0800307 (CIS_INT_ENABLE | LINK_CHANGE_INT));
308
309 /* Set CIS_SMI_PRIORITY bit before force the media mode */
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400310 tmp_regval = ax88180_mdio_read(dev, CIS_AUX_CTRL_STATUS);
Louis Su30f57472008-07-09 11:01:37 +0800311 tmp_regval &= ~CIS_SMI_PRIORITY;
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400312 ax88180_mdio_write(dev, CIS_AUX_CTRL_STATUS, tmp_regval);
313
314 return 1;
315
316 case 0xffff:
317 /* No PHY at this addr */
318 break;
319
320 default:
321 printf("ax88180: Unknown PHY chipset %#x at addr %#x\n",
322 priv->PhyID0, priv->PhyAddr);
323 break;
Louis Su30f57472008-07-09 11:01:37 +0800324 }
325 }
326
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400327 printf("ax88180: Unknown PHY chipset!!\n");
328 return 0;
Louis Su30f57472008-07-09 11:01:37 +0800329}
330
Hoan Hoangbb7336a2010-05-10 16:09:35 -0400331static void ax88180_media_config (struct eth_device *dev)
Louis Su30f57472008-07-09 11:01:37 +0800332{
333 struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
334 unsigned long bmcr_val, bmsr_val;
335 unsigned long rxcfg_val, maccfg0_val, maccfg1_val;
336 unsigned long RealMediaMode;
337 int i;
338
339 /* Waiting 2 seconds for PHY link stable */
340 for (i = 0; i < 20000; i++) {
Mike Frysingerf9abdfe2010-05-10 16:47:36 -0400341 bmsr_val = ax88180_mdio_read (dev, MII_BMSR);
342 if (bmsr_val & BMSR_LSTATUS) {
Louis Su30f57472008-07-09 11:01:37 +0800343 break;
344 }
345 udelay (100);
346 }
347
Mike Frysingerf9abdfe2010-05-10 16:47:36 -0400348 bmsr_val = ax88180_mdio_read (dev, MII_BMSR);
Louis Su30f57472008-07-09 11:01:37 +0800349 debug ("ax88180: BMSR=0x%04x\n", (unsigned int)bmsr_val);
350
Mike Frysingerf9abdfe2010-05-10 16:47:36 -0400351 if (bmsr_val & BMSR_LSTATUS) {
352 bmcr_val = ax88180_mdio_read (dev, MII_BMCR);
Louis Su30f57472008-07-09 11:01:37 +0800353
Mike Frysingerf9abdfe2010-05-10 16:47:36 -0400354 if (bmcr_val & BMCR_ANENABLE) {
Louis Su30f57472008-07-09 11:01:37 +0800355
356 /*
357 * Waiting for Auto-negotiation completion, this may
358 * take up to 5 seconds.
359 */
360 debug ("ax88180: Auto-negotiation is "
361 "enabled. Waiting for NWay completion..\n");
362 for (i = 0; i < 50000; i++) {
Mike Frysingerf9abdfe2010-05-10 16:47:36 -0400363 bmsr_val = ax88180_mdio_read (dev, MII_BMSR);
364 if (bmsr_val & BMSR_ANEGCOMPLETE) {
Louis Su30f57472008-07-09 11:01:37 +0800365 break;
366 }
367 udelay (100);
368 }
369 } else
370 debug ("ax88180: Auto-negotiation is disabled.\n");
371
372 debug ("ax88180: BMCR=0x%04x, BMSR=0x%04x\n",
373 (unsigned int)bmcr_val, (unsigned int)bmsr_val);
374
375 /* Get real media mode here */
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400376 switch (priv->PhyID0) {
Hoan Hoang25667062010-05-11 02:42:38 -0400377 case MARVELL_ALASKA_PHYSID0:
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400378 RealMediaMode = get_MarvellPHY_media_mode(dev);
379 break;
Mike Frysingerf9abdfe2010-05-10 16:47:36 -0400380 case CICADA_CIS8201_PHYSID0:
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400381 RealMediaMode = get_CicadaPHY_media_mode(dev);
382 break;
383 default:
Louis Su30f57472008-07-09 11:01:37 +0800384 RealMediaMode = MEDIA_1000FULL;
Mike Frysinger141ab7a2010-05-10 16:10:00 -0400385 break;
Louis Su30f57472008-07-09 11:01:37 +0800386 }
387
388 priv->LinkState = INS_LINK_UP;
389
390 switch (RealMediaMode) {
391 case MEDIA_1000FULL:
392 debug ("ax88180: 1000Mbps Full-duplex mode.\n");
393 rxcfg_val = RXFLOW_ENABLE | DEFAULT_RXCFG;
394 maccfg0_val = TXFLOW_ENABLE | DEFAULT_MACCFG0;
395 maccfg1_val = GIGA_MODE_EN | RXFLOW_EN |
396 FULLDUPLEX | DEFAULT_MACCFG1;
397 break;
398
399 case MEDIA_1000HALF:
400 debug ("ax88180: 1000Mbps Half-duplex mode.\n");
401 rxcfg_val = DEFAULT_RXCFG;
402 maccfg0_val = DEFAULT_MACCFG0;
403 maccfg1_val = GIGA_MODE_EN | DEFAULT_MACCFG1;
404 break;
405
406 case MEDIA_100FULL:
407 debug ("ax88180: 100Mbps Full-duplex mode.\n");
408 rxcfg_val = RXFLOW_ENABLE | DEFAULT_RXCFG;
409 maccfg0_val = SPEED100 | TXFLOW_ENABLE
410 | DEFAULT_MACCFG0;
411 maccfg1_val = RXFLOW_EN | FULLDUPLEX | DEFAULT_MACCFG1;
412 break;
413
414 case MEDIA_100HALF:
415 debug ("ax88180: 100Mbps Half-duplex mode.\n");
416 rxcfg_val = DEFAULT_RXCFG;
417 maccfg0_val = SPEED100 | DEFAULT_MACCFG0;
418 maccfg1_val = DEFAULT_MACCFG1;
419 break;
420
421 case MEDIA_10FULL:
422 debug ("ax88180: 10Mbps Full-duplex mode.\n");
423 rxcfg_val = RXFLOW_ENABLE | DEFAULT_RXCFG;
424 maccfg0_val = TXFLOW_ENABLE | DEFAULT_MACCFG0;
425 maccfg1_val = RXFLOW_EN | FULLDUPLEX | DEFAULT_MACCFG1;
426 break;
427
428 case MEDIA_10HALF:
429 debug ("ax88180: 10Mbps Half-duplex mode.\n");
430 rxcfg_val = DEFAULT_RXCFG;
431 maccfg0_val = DEFAULT_MACCFG0;
432 maccfg1_val = DEFAULT_MACCFG1;
433 break;
434 default:
435 debug ("ax88180: Unknow media mode.\n");
436 rxcfg_val = DEFAULT_RXCFG;
437 maccfg0_val = DEFAULT_MACCFG0;
438 maccfg1_val = DEFAULT_MACCFG1;
439
440 priv->LinkState = INS_LINK_DOWN;
441 break;
442 }
443
444 } else {
445 rxcfg_val = DEFAULT_RXCFG;
446 maccfg0_val = DEFAULT_MACCFG0;
447 maccfg1_val = DEFAULT_MACCFG1;
448
449 priv->LinkState = INS_LINK_DOWN;
450 }
451
452 OUTW (dev, rxcfg_val, RXCFG);
453 OUTW (dev, maccfg0_val, MACCFG0);
454 OUTW (dev, maccfg1_val, MACCFG1);
455
456 return;
457}
458
Hoan Hoangbb7336a2010-05-10 16:09:35 -0400459static unsigned long get_MarvellPHY_media_mode (struct eth_device *dev)
Louis Su30f57472008-07-09 11:01:37 +0800460{
461 unsigned long m88_ssr;
462 unsigned long MediaMode;
463
464 m88_ssr = ax88180_mdio_read (dev, M88_SSR);
465 switch (m88_ssr & SSR_MEDIA_MASK) {
466 case SSR_1000FULL:
467 MediaMode = MEDIA_1000FULL;
468 break;
469 case SSR_1000HALF:
470 MediaMode = MEDIA_1000HALF;
471 break;
472 case SSR_100FULL:
473 MediaMode = MEDIA_100FULL;
474 break;
475 case SSR_100HALF:
476 MediaMode = MEDIA_100HALF;
477 break;
478 case SSR_10FULL:
479 MediaMode = MEDIA_10FULL;
480 break;
481 case SSR_10HALF:
482 MediaMode = MEDIA_10HALF;
483 break;
484 default:
485 MediaMode = MEDIA_UNKNOWN;
486 break;
487 }
488
489 return MediaMode;
490}
491
Hoan Hoangbb7336a2010-05-10 16:09:35 -0400492static unsigned long get_CicadaPHY_media_mode (struct eth_device *dev)
Louis Su30f57472008-07-09 11:01:37 +0800493{
494 unsigned long tmp_regval;
495 unsigned long MediaMode;
496
497 tmp_regval = ax88180_mdio_read (dev, CIS_AUX_CTRL_STATUS);
498 switch (tmp_regval & CIS_MEDIA_MASK) {
499 case CIS_1000FULL:
500 MediaMode = MEDIA_1000FULL;
501 break;
502 case CIS_1000HALF:
503 MediaMode = MEDIA_1000HALF;
504 break;
505 case CIS_100FULL:
506 MediaMode = MEDIA_100FULL;
507 break;
508 case CIS_100HALF:
509 MediaMode = MEDIA_100HALF;
510 break;
511 case CIS_10FULL:
512 MediaMode = MEDIA_10FULL;
513 break;
514 case CIS_10HALF:
515 MediaMode = MEDIA_10HALF;
516 break;
517 default:
518 MediaMode = MEDIA_UNKNOWN;
519 break;
520 }
521
522 return MediaMode;
523}
524
525static void ax88180_halt (struct eth_device *dev)
526{
527 /* Disable AX88180 TX/RX functions */
528 OUTW (dev, WAKEMOD, CMD);
529}
530
531static int ax88180_init (struct eth_device *dev, bd_t * bd)
532{
533 struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
534 unsigned short tmp_regval;
535
536 ax88180_mac_reset (dev);
537
538 /* Disable interrupt */
539 OUTW (dev, CLEAR_IMR, IMR);
540
541 /* Disable AX88180 TX/RX functions */
542 OUTW (dev, WAKEMOD, CMD);
543
544 /* Fill the MAC address */
545 tmp_regval =
546 dev->enetaddr[0] | (((unsigned short)dev->enetaddr[1]) << 8);
547 OUTW (dev, tmp_regval, MACID0);
548
549 tmp_regval =
550 dev->enetaddr[2] | (((unsigned short)dev->enetaddr[3]) << 8);
551 OUTW (dev, tmp_regval, MACID1);
552
553 tmp_regval =
554 dev->enetaddr[4] | (((unsigned short)dev->enetaddr[5]) << 8);
555 OUTW (dev, tmp_regval, MACID2);
556
Hoan Hoangbb7336a2010-05-10 16:09:35 -0400557 ax88180_media_config (dev);
Louis Su30f57472008-07-09 11:01:37 +0800558
559 OUTW (dev, DEFAULT_RXFILTER, RXFILTER);
560
561 /* Initial variables here */
562 priv->FirstTxDesc = TXDP0;
563 priv->NextTxDesc = TXDP0;
564
565 /* Check if there is any invalid interrupt status and clear it. */
566 OUTW (dev, INW (dev, ISR), ISR);
567
568 /* Start AX88180 TX/RX functions */
569 OUTW (dev, (RXEN | TXEN | WAKEMOD), CMD);
570
571 return 0;
572}
573
574/* Get a data block via Ethernet */
575static int ax88180_recv (struct eth_device *dev)
576{
577 unsigned short ISR_Status;
578 unsigned short tmp_regval;
579
580 /* Read and check interrupt status here. */
581 ISR_Status = INW (dev, ISR);
582
583 while (ISR_Status) {
584 /* Clear the interrupt status */
585 OUTW (dev, ISR_Status, ISR);
586
587 debug ("\nax88180: The interrupt status = 0x%04x\n",
588 ISR_Status);
589
590 if (ISR_Status & ISR_PHY) {
591 /* Read ISR register once to clear PHY interrupt bit */
592 tmp_regval = ax88180_mdio_read (dev, M88_ISR);
Hoan Hoangbb7336a2010-05-10 16:09:35 -0400593 ax88180_media_config (dev);
Louis Su30f57472008-07-09 11:01:37 +0800594 }
595
596 if ((ISR_Status & ISR_RX) || (ISR_Status & ISR_RXBUFFOVR)) {
597 ax88180_rx_handler (dev);
598 }
599
600 /* Read and check interrupt status again */
601 ISR_Status = INW (dev, ISR);
602 }
603
604 return 0;
605}
606
607/* Send a data block via Ethernet. */
Joe Hershberger10cbe3b2012-05-22 18:36:19 +0000608static int ax88180_send(struct eth_device *dev, void *packet, int length)
Louis Su30f57472008-07-09 11:01:37 +0800609{
610 struct ax88180_private *priv = (struct ax88180_private *)dev->priv;
611 unsigned short TXDES_addr;
612 unsigned short txcmd_txdp, txbs_txdp;
613 unsigned short tmp_data;
614 int i;
615#if defined (CONFIG_DRIVER_AX88180_16BIT)
616 volatile unsigned short *txdata = (volatile unsigned short *)packet;
617#else
618 volatile unsigned long *txdata = (volatile unsigned long *)packet;
619#endif
620 unsigned short count;
621
622 if (priv->LinkState != INS_LINK_UP) {
623 return 0;
624 }
625
626 priv->FirstTxDesc = priv->NextTxDesc;
627 txbs_txdp = 1 << priv->FirstTxDesc;
628
629 debug ("ax88180: TXDP%d is available\n", priv->FirstTxDesc);
630
631 txcmd_txdp = priv->FirstTxDesc << 13;
632 TXDES_addr = TXDES0 + (priv->FirstTxDesc << 2);
633
634 OUTW (dev, (txcmd_txdp | length | TX_START_WRITE), TXCMD);
635
636 /* Comput access times */
637 count = (length + priv->PadSize) >> priv->BusWidth;
638
639 for (i = 0; i < count; i++) {
640 WRITE_TXBUF (dev, *(txdata + i));
641 }
642
643 OUTW (dev, txcmd_txdp | length, TXCMD);
644 OUTW (dev, txbs_txdp, TXBS);
645 OUTW (dev, (TXDPx_ENABLE | length), TXDES_addr);
646
647 priv->NextTxDesc = (priv->NextTxDesc + 1) & TXDP_MASK;
648
649 /*
650 * Check the available transmit descriptor, if we had exhausted all
651 * transmit descriptor ,then we have to wait for at least one free
652 * descriptor
653 */
654 txbs_txdp = 1 << priv->NextTxDesc;
655 tmp_data = INW (dev, TXBS);
656
657 if (tmp_data & txbs_txdp) {
658 if (ax88180_poll_tx_complete (dev) < 0) {
659 ax88180_mac_reset (dev);
660 priv->FirstTxDesc = TXDP0;
661 priv->NextTxDesc = TXDP0;
662 printf ("ax88180: Transmit time out occurred!\n");
663 }
664 }
665
666 return 0;
667}
668
669static void ax88180_read_mac_addr (struct eth_device *dev)
670{
671 unsigned short macid0_val, macid1_val, macid2_val;
672 unsigned short tmp_regval;
673 unsigned short i;
674
675 /* Reload MAC address from EEPROM */
676 OUTW (dev, RELOAD_EEPROM, PROMCTRL);
677
678 /* Waiting for reload eeprom completion */
679 for (i = 0; i < 500; i++) {
680 tmp_regval = INW (dev, PROMCTRL);
681 if ((tmp_regval & RELOAD_EEPROM) == 0)
682 break;
683 udelay (1000);
684 }
685
686 /* Get MAC addresses */
687 macid0_val = INW (dev, MACID0);
688 macid1_val = INW (dev, MACID1);
689 macid2_val = INW (dev, MACID2);
690
691 if (((macid0_val | macid1_val | macid2_val) != 0) &&
692 ((macid0_val & 0x01) == 0)) {
693 dev->enetaddr[0] = (unsigned char)macid0_val;
694 dev->enetaddr[1] = (unsigned char)(macid0_val >> 8);
695 dev->enetaddr[2] = (unsigned char)macid1_val;
696 dev->enetaddr[3] = (unsigned char)(macid1_val >> 8);
697 dev->enetaddr[4] = (unsigned char)macid2_val;
698 dev->enetaddr[5] = (unsigned char)(macid2_val >> 8);
699 }
700}
701
Simon Glass53302bd2016-10-17 20:12:34 -0600702/* Exported SubProgram Bodies */
Louis Su30f57472008-07-09 11:01:37 +0800703int ax88180_initialize (bd_t * bis)
704{
705 struct eth_device *dev;
706 struct ax88180_private *priv;
707
708 dev = (struct eth_device *)malloc (sizeof *dev);
709
710 if (NULL == dev)
711 return 0;
712
713 memset (dev, 0, sizeof *dev);
714
715 priv = (struct ax88180_private *)malloc (sizeof (*priv));
716
717 if (NULL == priv)
718 return 0;
719
720 memset (priv, 0, sizeof *priv);
721
Ben Whitten192bc692015-12-30 13:05:58 +0000722 strcpy(dev->name, "ax88180");
Louis Su30f57472008-07-09 11:01:37 +0800723 dev->iobase = AX88180_BASE;
724 dev->priv = priv;
725 dev->init = ax88180_init;
726 dev->halt = ax88180_halt;
727 dev->send = ax88180_send;
728 dev->recv = ax88180_recv;
729
730 priv->BusWidth = BUS_WIDTH_32;
731 priv->PadSize = 3;
732#if defined (CONFIG_DRIVER_AX88180_16BIT)
733 OUTW (dev, (START_BASE >> 8), BASE);
734 OUTW (dev, DECODE_EN, DECODE);
735
736 priv->BusWidth = BUS_WIDTH_16;
737 priv->PadSize = 1;
738#endif
739
740 ax88180_mac_reset (dev);
741
742 /* Disable interrupt */
743 OUTW (dev, CLEAR_IMR, IMR);
744
745 /* Disable AX88180 TX/RX functions */
746 OUTW (dev, WAKEMOD, CMD);
747
748 ax88180_read_mac_addr (dev);
749
750 eth_register (dev);
751
752 return ax88180_phy_initial (dev);
753
754}