blob: c0610940c3be2af9b958228a94ff6c34d6372842 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Wenyou Yang9e5935c2016-07-20 17:55:12 +08002/*
3 * Copyright (C) 2016 Atmel Corporation
4 * Wenyou.Yang <wenyou.yang@atmel.com>
Wenyou Yang9e5935c2016-07-20 17:55:12 +08005 */
6
7#include <common.h>
8#include <clk-uclass.h>
Simon Glass9d922452017-05-17 17:18:03 -06009#include <dm.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060010#include <log.h>
Simon Glass336d4612020-02-03 07:36:16 -070011#include <malloc.h>
Simon Glass61b29b82020-02-03 07:36:15 -070012#include <linux/err.h>
Wenyou Yang9e5935c2016-07-20 17:55:12 +080013#include <linux/io.h>
14#include <mach/at91_pmc.h>
15#include "pmc.h"
16
17DECLARE_GLOBAL_DATA_PTR;
18
19#define GENERATED_SOURCE_MAX 6
20#define GENERATED_MAX_DIV 255
21
Wenyou Yang6cadaa02016-09-27 11:00:29 +080022/**
23 * generated_clk_bind() - for the generated clock driver
24 * Recursively bind its children as clk devices.
25 *
26 * @return: 0 on success, or negative error code on failure
27 */
28static int generated_clk_bind(struct udevice *dev)
29{
30 return at91_clk_sub_device_bind(dev, "generic-clk");
31}
32
33static const struct udevice_id generated_clk_match[] = {
34 { .compatible = "atmel,sama5d2-clk-generated" },
35 {}
36};
37
38U_BOOT_DRIVER(generated_clk) = {
39 .name = "generated-clk",
40 .id = UCLASS_MISC,
41 .of_match = generated_clk_match,
42 .bind = generated_clk_bind,
43};
44
45/*-------------------------------------------------------------*/
46
47struct generic_clk_priv {
Wenyou Yang9e5935c2016-07-20 17:55:12 +080048 u32 num_parents;
49};
50
Wenyou Yang6cadaa02016-09-27 11:00:29 +080051static ulong generic_clk_get_rate(struct clk *clk)
Wenyou Yang9e5935c2016-07-20 17:55:12 +080052{
53 struct pmc_platdata *plat = dev_get_platdata(clk->dev);
54 struct at91_pmc *pmc = plat->reg_base;
55 struct clk parent;
Wenyou Yang6cadaa02016-09-27 11:00:29 +080056 ulong clk_rate;
Wenyou Yang9e5935c2016-07-20 17:55:12 +080057 u32 tmp, gckdiv;
Wenyou Yang63a80b82017-11-17 14:50:22 +080058 u8 clock_source, parent_index;
Wenyou Yang9e5935c2016-07-20 17:55:12 +080059 int ret;
60
61 writel(clk->id & AT91_PMC_PCR_PID_MASK, &pmc->pcr);
62 tmp = readl(&pmc->pcr);
Wenyou Yang63a80b82017-11-17 14:50:22 +080063 clock_source = (tmp >> AT91_PMC_PCR_GCKCSS_OFFSET) &
Wenyou Yang9e5935c2016-07-20 17:55:12 +080064 AT91_PMC_PCR_GCKCSS_MASK;
65 gckdiv = (tmp >> AT91_PMC_PCR_GCKDIV_OFFSET) & AT91_PMC_PCR_GCKDIV_MASK;
66
Wenyou Yang63a80b82017-11-17 14:50:22 +080067 parent_index = clock_source - 1;
68 ret = clk_get_by_index(dev_get_parent(clk->dev), parent_index, &parent);
Wenyou Yang9e5935c2016-07-20 17:55:12 +080069 if (ret)
70 return 0;
71
Wenyou Yang6cadaa02016-09-27 11:00:29 +080072 clk_rate = clk_get_rate(&parent) / (gckdiv + 1);
73
74 clk_free(&parent);
75
76 return clk_rate;
Wenyou Yang9e5935c2016-07-20 17:55:12 +080077}
78
Wenyou Yang6cadaa02016-09-27 11:00:29 +080079static ulong generic_clk_set_rate(struct clk *clk, ulong rate)
Wenyou Yang9e5935c2016-07-20 17:55:12 +080080{
81 struct pmc_platdata *plat = dev_get_platdata(clk->dev);
82 struct at91_pmc *pmc = plat->reg_base;
Wenyou Yang6cadaa02016-09-27 11:00:29 +080083 struct generic_clk_priv *priv = dev_get_priv(clk->dev);
Wenyou Yang9e5935c2016-07-20 17:55:12 +080084 struct clk parent, best_parent;
85 ulong tmp_rate, best_rate = rate, parent_rate;
86 int tmp_diff, best_diff = -1;
87 u32 div, best_div = 0;
Wenyou Yang63a80b82017-11-17 14:50:22 +080088 u8 best_parent_index, best_clock_source = 0;
Wenyou Yang9e5935c2016-07-20 17:55:12 +080089 u8 i;
90 u32 tmp;
91 int ret;
92
93 for (i = 0; i < priv->num_parents; i++) {
Wenyou Yang6cadaa02016-09-27 11:00:29 +080094 ret = clk_get_by_index(dev_get_parent(clk->dev), i, &parent);
Wenyou Yang9e5935c2016-07-20 17:55:12 +080095 if (ret)
96 return ret;
97
98 parent_rate = clk_get_rate(&parent);
99 if (IS_ERR_VALUE(parent_rate))
100 return parent_rate;
101
102 for (div = 1; div < GENERATED_MAX_DIV + 2; div++) {
103 tmp_rate = DIV_ROUND_CLOSEST(parent_rate, div);
Ludovic Desrocheseb1ed2b2017-11-17 14:50:21 +0800104 tmp_diff = abs(rate - tmp_rate);
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800105
106 if (best_diff < 0 || best_diff > tmp_diff) {
107 best_rate = tmp_rate;
108 best_diff = tmp_diff;
109
110 best_div = div - 1;
111 best_parent = parent;
Wenyou Yang63a80b82017-11-17 14:50:22 +0800112 best_parent_index = i;
113 best_clock_source = best_parent_index + 1;
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800114 }
115
116 if (!best_diff || tmp_rate < rate)
117 break;
118 }
119
120 if (!best_diff)
121 break;
122 }
123
124 debug("GCK: best parent: %s, best_rate = %ld, best_div = %d\n",
125 best_parent.dev->name, best_rate, best_div);
126
127 ret = clk_enable(&best_parent);
128 if (ret)
129 return ret;
130
131 writel(clk->id & AT91_PMC_PCR_PID_MASK, &pmc->pcr);
132 tmp = readl(&pmc->pcr);
133 tmp &= ~(AT91_PMC_PCR_GCKDIV | AT91_PMC_PCR_GCKCSS);
Wenyou Yang63a80b82017-11-17 14:50:22 +0800134 tmp |= AT91_PMC_PCR_GCKCSS_(best_clock_source) |
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800135 AT91_PMC_PCR_CMD_WRITE |
136 AT91_PMC_PCR_GCKDIV_(best_div) |
137 AT91_PMC_PCR_GCKEN;
138 writel(tmp, &pmc->pcr);
139
140 while (!(readl(&pmc->sr) & AT91_PMC_GCKRDY))
141 ;
142
143 return 0;
144}
145
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800146static struct clk_ops generic_clk_ops = {
147 .of_xlate = at91_clk_of_xlate,
148 .get_rate = generic_clk_get_rate,
149 .set_rate = generic_clk_set_rate,
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800150};
151
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800152static int generic_clk_ofdata_to_platdata(struct udevice *dev)
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800153{
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800154 struct generic_clk_priv *priv = dev_get_priv(dev);
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800155 u32 cells[GENERATED_SOURCE_MAX];
156 u32 num_parents;
157
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800158 num_parents = fdtdec_get_int_array_count(gd->fdt_blob,
Simon Glasse160f7d2017-01-17 16:52:55 -0700159 dev_of_offset(dev_get_parent(dev)), "clocks", cells,
160 GENERATED_SOURCE_MAX);
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800161
162 if (!num_parents)
163 return -1;
164
165 priv->num_parents = num_parents;
166
167 return 0;
168}
169
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800170U_BOOT_DRIVER(generic_clk) = {
171 .name = "generic-clk",
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800172 .id = UCLASS_CLK,
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800173 .probe = at91_clk_probe,
174 .ofdata_to_platdata = generic_clk_ofdata_to_platdata,
175 .priv_auto_alloc_size = sizeof(struct generic_clk_priv),
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800176 .platdata_auto_alloc_size = sizeof(struct pmc_platdata),
Wenyou Yang6cadaa02016-09-27 11:00:29 +0800177 .ops = &generic_clk_ops,
Wenyou Yang9e5935c2016-07-20 17:55:12 +0800178};