blob: 01194eaa0e4d3cf9ba20c00aee0cd24ef69b0a20 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glass1938f4a2013-03-11 06:49:53 +00002/*
3 * Copyright (c) 2011 The Chromium OS Authors.
4 * (C) Copyright 2002-2006
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * (C) Copyright 2002
8 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
9 * Marius Groeger <mgroeger@sysgo.de>
Simon Glass1938f4a2013-03-11 06:49:53 +000010 */
11
12#include <common.h>
Simon Glassf0293d32018-11-15 18:43:52 -070013#include <bloblist.h>
Simon Glass52f24232020-05-10 11:40:00 -060014#include <bootstage.h>
Simon Glassd96c2602019-12-28 10:44:58 -070015#include <clock_legacy.h>
Simon Glass24b852a2015-11-08 23:47:45 -070016#include <console.h>
Mario Six5d6c61a2018-08-06 10:23:41 +020017#include <cpu.h>
Simon Glass30c7c432019-11-14 12:57:34 -070018#include <cpu_func.h>
Simon Glassab7cd622014-07-23 06:55:04 -060019#include <dm.h>
Simon Glass4bfd1f52019-08-01 09:46:43 -060020#include <env.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060021#include <env_internal.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000022#include <fdtdec.h>
Simon Glassf828bf22013-04-20 08:42:41 +000023#include <fs.h>
Simon Glassdb41d652019-12-28 10:45:07 -070024#include <hang.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000025#include <i2c.h>
Simon Glass67c4e9f2019-11-14 12:57:45 -070026#include <init.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000027#include <initcall.h>
Simon Glass3c1ecde2019-08-01 09:46:38 -060028#include <lcd.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060029#include <log.h>
Simon Glassfb5cf7f2015-02-27 22:06:36 -070030#include <malloc.h>
Joe Hershberger0eb25b62015-03-22 17:08:59 -050031#include <mapmem.h>
Simon Glassa733b062013-04-26 02:53:43 +000032#include <os.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000033#include <post.h>
Simon Glasse47b2d62017-03-31 08:40:38 -060034#include <relocate.h>
Simon Glassb03e0512019-11-14 12:57:24 -070035#include <serial.h>
Simon Glassb0edea32018-11-15 18:44:09 -070036#ifdef CONFIG_SPL
37#include <spl.h>
38#endif
Jeroen Hofsteec5d40012014-06-23 23:20:19 +020039#include <status_led.h>
Mario Six23471ae2018-08-06 10:23:34 +020040#include <sysreset.h>
Simon Glass1057e6c2016-02-24 09:14:50 -070041#include <timer.h>
Simon Glass71c52db2013-06-11 11:14:42 -070042#include <trace.h>
Simon Glass5a541942016-01-18 19:52:21 -070043#include <video.h>
Simon Glasse4fef6c2013-03-11 14:30:42 +000044#include <watchdog.h>
Simon Glass90526e92020-05-10 11:39:56 -060045#include <asm/cache.h>
Simon Glassb885d022017-05-17 08:23:01 -060046#ifdef CONFIG_MACH_TYPE
47#include <asm/mach-types.h>
48#endif
Simon Glass1fbf97d2017-03-31 08:40:39 -060049#if defined(CONFIG_MP) && defined(CONFIG_PPC)
50#include <asm/mp.h>
51#endif
Simon Glass1938f4a2013-03-11 06:49:53 +000052#include <asm/io.h>
53#include <asm/sections.h>
Simon Glassab7cd622014-07-23 06:55:04 -060054#include <dm/root.h>
Simon Glass056285f2017-03-31 08:40:35 -060055#include <linux/errno.h>
Simon Glass1938f4a2013-03-11 06:49:53 +000056
57/*
58 * Pointer to initial global data area
59 *
60 * Here we initialize it if needed.
61 */
62#ifdef XTRN_DECLARE_GLOBAL_DATA_PTR
63#undef XTRN_DECLARE_GLOBAL_DATA_PTR
64#define XTRN_DECLARE_GLOBAL_DATA_PTR /* empty = allocate here */
Mario Six16ef1472018-01-15 11:10:02 +010065DECLARE_GLOBAL_DATA_PTR = (gd_t *)(CONFIG_SYS_INIT_GD_ADDR);
Simon Glass1938f4a2013-03-11 06:49:53 +000066#else
67DECLARE_GLOBAL_DATA_PTR;
68#endif
69
70/*
Simon Glass4c509342015-04-28 20:25:03 -060071 * TODO(sjg@chromium.org): IMO this code should be
Simon Glass1938f4a2013-03-11 06:49:53 +000072 * refactored to a single function, something like:
73 *
74 * void led_set_state(enum led_colour_t colour, int on);
75 */
76/************************************************************************
77 * Coloured LED functionality
78 ************************************************************************
79 * May be supplied by boards if desired
80 */
Jeroen Hofsteec5d40012014-06-23 23:20:19 +020081__weak void coloured_LED_init(void) {}
82__weak void red_led_on(void) {}
83__weak void red_led_off(void) {}
84__weak void green_led_on(void) {}
85__weak void green_led_off(void) {}
86__weak void yellow_led_on(void) {}
87__weak void yellow_led_off(void) {}
88__weak void blue_led_on(void) {}
89__weak void blue_led_off(void) {}
Simon Glass1938f4a2013-03-11 06:49:53 +000090
91/*
92 * Why is gd allocated a register? Prior to reloc it might be better to
93 * just pass it around to each function in this file?
94 *
95 * After reloc one could argue that it is hardly used and doesn't need
96 * to be in a register. Or if it is it should perhaps hold pointers to all
97 * global data for all modules, so that post-reloc we can avoid the massive
98 * literal pool we get on ARM. Or perhaps just encourage each module to use
99 * a structure...
100 */
101
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800102#if defined(CONFIG_WATCHDOG) || defined(CONFIG_HW_WATCHDOG)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000103static int init_func_watchdog_init(void)
104{
Tom Riniea3310e2017-03-14 11:08:10 -0400105# if defined(CONFIG_HW_WATCHDOG) && \
106 (defined(CONFIG_M68K) || defined(CONFIG_MICROBLAZE) || \
Prasanthi Chellakumar1473f6a2018-10-09 11:46:40 -0700107 defined(CONFIG_SH) || \
Anatolij Gustschin46d7a3b2016-06-13 14:24:23 +0200108 defined(CONFIG_DESIGNWARE_WATCHDOG) || \
Stefan Roese14a380a2015-03-10 08:04:36 +0100109 defined(CONFIG_IMX_WATCHDOG))
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800110 hw_watchdog_init();
Simon Glasse4fef6c2013-03-11 14:30:42 +0000111 puts(" Watchdog enabled\n");
Anatolij Gustschinba169d92016-06-13 14:24:24 +0200112# endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000113 WATCHDOG_RESET();
114
115 return 0;
116}
117
118int init_func_watchdog_reset(void)
119{
120 WATCHDOG_RESET();
121
122 return 0;
123}
124#endif /* CONFIG_WATCHDOG */
125
Jeroen Hofsteedd2a6cd2014-10-08 22:57:22 +0200126__weak void board_add_ram_info(int use_default)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000127{
128 /* please define platform specific board_add_ram_info() */
129}
130
Simon Glass1938f4a2013-03-11 06:49:53 +0000131static int init_baud_rate(void)
132{
Simon Glassbfebc8c2017-08-03 12:22:13 -0600133 gd->baudrate = env_get_ulong("baudrate", 10, CONFIG_BAUDRATE);
Simon Glass1938f4a2013-03-11 06:49:53 +0000134 return 0;
135}
136
137static int display_text_info(void)
138{
Ben Stoltz9b217492015-07-31 09:31:37 -0600139#if !defined(CONFIG_SANDBOX) && !defined(CONFIG_EFI_APP)
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100140 ulong bss_start, bss_end, text_base;
Simon Glass1938f4a2013-03-11 06:49:53 +0000141
Simon Glass632efa72013-03-11 07:06:48 +0000142 bss_start = (ulong)&__bss_start;
143 bss_end = (ulong)&__bss_end;
Albert ARIBAUDb60eff32014-02-22 17:53:43 +0100144
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800145#ifdef CONFIG_SYS_TEXT_BASE
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100146 text_base = CONFIG_SYS_TEXT_BASE;
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800147#else
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100148 text_base = CONFIG_SYS_MONITOR_BASE;
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800149#endif
Daniel Schwierzeck9fdee7d2014-11-15 23:46:53 +0100150
151 debug("U-Boot code: %08lX -> %08lX BSS: -> %08lX\n",
Mario Six16ef1472018-01-15 11:10:02 +0100152 text_base, bss_start, bss_end);
Simon Glassa733b062013-04-26 02:53:43 +0000153#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000154
Simon Glass1938f4a2013-03-11 06:49:53 +0000155 return 0;
156}
157
Mario Six23471ae2018-08-06 10:23:34 +0200158#ifdef CONFIG_SYSRESET
159static int print_resetinfo(void)
160{
161 struct udevice *dev;
162 char status[256];
163 int ret;
164
165 ret = uclass_first_device_err(UCLASS_SYSRESET, &dev);
166 if (ret) {
167 debug("%s: No sysreset device found (error: %d)\n",
168 __func__, ret);
169 /* Not all boards have sysreset drivers available during early
170 * boot, so don't fail if one can't be found.
171 */
172 return 0;
173 }
174
175 if (!sysreset_get_status(dev, status, sizeof(status)))
176 printf("%s", status);
177
178 return 0;
179}
180#endif
181
Mario Six5d6c61a2018-08-06 10:23:41 +0200182#if defined(CONFIG_DISPLAY_CPUINFO) && CONFIG_IS_ENABLED(CPU)
183static int print_cpuinfo(void)
184{
185 struct udevice *dev;
186 char desc[512];
187 int ret;
188
Ye Lif5b66af2020-05-03 21:58:50 +0800189 dev = cpu_get_current_dev();
190 if (!dev) {
191 debug("%s: Could not get CPU device\n",
192 __func__);
193 return -ENODEV;
Mario Six5d6c61a2018-08-06 10:23:41 +0200194 }
195
196 ret = cpu_get_desc(dev, desc, sizeof(desc));
197 if (ret) {
198 debug("%s: Could not get CPU description (err = %d)\n",
199 dev->name, ret);
200 return ret;
201 }
202
Bin Mengecfe6632018-10-10 22:06:55 -0700203 printf("CPU: %s\n", desc);
Mario Six5d6c61a2018-08-06 10:23:41 +0200204
205 return 0;
206}
207#endif
208
Simon Glass1938f4a2013-03-11 06:49:53 +0000209static int announce_dram_init(void)
210{
211 puts("DRAM: ");
212 return 0;
213}
214
215static int show_dram_config(void)
216{
York Sunfa39ffe2014-05-02 17:28:05 -0700217 unsigned long long size;
Simon Glass1938f4a2013-03-11 06:49:53 +0000218
219#ifdef CONFIG_NR_DRAM_BANKS
220 int i;
221
222 debug("\nRAM Configuration:\n");
223 for (i = size = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
224 size += gd->bd->bi_dram[i].size;
Bin Meng715f5992015-08-06 01:31:20 -0700225 debug("Bank #%d: %llx ", i,
226 (unsigned long long)(gd->bd->bi_dram[i].start));
Simon Glass1938f4a2013-03-11 06:49:53 +0000227#ifdef DEBUG
228 print_size(gd->bd->bi_dram[i].size, "\n");
229#endif
230 }
231 debug("\nDRAM: ");
232#else
233 size = gd->ram_size;
234#endif
235
Simon Glasse4fef6c2013-03-11 14:30:42 +0000236 print_size(size, "");
237 board_add_ram_info(0);
238 putc('\n');
Simon Glass1938f4a2013-03-11 06:49:53 +0000239
240 return 0;
241}
242
Simon Glass76b00ac2017-03-31 08:40:32 -0600243__weak int dram_init_banksize(void)
Simon Glass1938f4a2013-03-11 06:49:53 +0000244{
245#if defined(CONFIG_NR_DRAM_BANKS) && defined(CONFIG_SYS_SDRAM_BASE)
246 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
247 gd->bd->bi_dram[0].size = get_effective_memsize();
248#endif
Simon Glass76b00ac2017-03-31 08:40:32 -0600249
250 return 0;
Simon Glass1938f4a2013-03-11 06:49:53 +0000251}
252
Simon Glass69153982017-05-12 21:09:56 -0600253#if defined(CONFIG_SYS_I2C)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000254static int init_func_i2c(void)
255{
256 puts("I2C: ");
trem815a76f2013-09-21 18:13:34 +0200257#ifdef CONFIG_SYS_I2C
258 i2c_init_all();
259#else
Simon Glasse4fef6c2013-03-11 14:30:42 +0000260 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
trem815a76f2013-09-21 18:13:34 +0200261#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000262 puts("ready\n");
263 return 0;
264}
265#endif
266
Rajesh Bhagat1fab98f2018-01-17 16:13:08 +0530267#if defined(CONFIG_VID)
268__weak int init_func_vid(void)
269{
270 return 0;
271}
272#endif
273
Simon Glass1938f4a2013-03-11 06:49:53 +0000274static int setup_mon_len(void)
275{
Michal Simeke945f6d2014-05-08 16:08:44 +0200276#if defined(__ARM__) || defined(__MICROBLAZE__)
Albert ARIBAUDb60eff32014-02-22 17:53:43 +0100277 gd->mon_len = (ulong)&__bss_end - (ulong)_start;
Ben Stoltz9b217492015-07-31 09:31:37 -0600278#elif defined(CONFIG_SANDBOX) || defined(CONFIG_EFI_APP)
Simon Glassa733b062013-04-26 02:53:43 +0000279 gd->mon_len = (ulong)&_end - (ulong)_init;
Tom Riniea3310e2017-03-14 11:08:10 -0400280#elif defined(CONFIG_NIOS2) || defined(CONFIG_XTENSA)
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800281 gd->mon_len = CONFIG_SYS_MONITOR_LEN;
Rick Chen068feb92017-12-26 13:55:58 +0800282#elif defined(CONFIG_NDS32) || defined(CONFIG_SH) || defined(CONFIG_RISCV)
Kun-Hua Huang2e88bb22015-08-24 14:52:35 +0800283 gd->mon_len = (ulong)(&__bss_end) - (ulong)(&_start);
Simon Glassb0b35952016-05-14 18:49:28 -0600284#elif defined(CONFIG_SYS_MONITOR_BASE)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000285 /* TODO: use (ulong)&__bss_end - (ulong)&__text_start; ? */
286 gd->mon_len = (ulong)&__bss_end - CONFIG_SYS_MONITOR_BASE;
Simon Glass632efa72013-03-11 07:06:48 +0000287#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000288 return 0;
289}
290
Simon Glassb0edea32018-11-15 18:44:09 -0700291static int setup_spl_handoff(void)
292{
293#if CONFIG_IS_ENABLED(HANDOFF)
294 gd->spl_handoff = bloblist_find(BLOBLISTT_SPL_HANDOFF,
295 sizeof(struct spl_handoff));
296 debug("Found SPL hand-off info %p\n", gd->spl_handoff);
297#endif
298
299 return 0;
300}
301
Simon Glass1938f4a2013-03-11 06:49:53 +0000302__weak int arch_cpu_init(void)
303{
304 return 0;
305}
306
Paul Burton8ebf5062016-09-21 11:18:46 +0100307__weak int mach_cpu_init(void)
308{
309 return 0;
310}
311
Simon Glass1938f4a2013-03-11 06:49:53 +0000312/* Get the top of usable RAM */
313__weak ulong board_get_usable_ram_top(ulong total_size)
314{
Heinrich Schuchardt54280962020-05-09 21:21:14 +0200315#if defined(CONFIG_SYS_SDRAM_BASE) && CONFIG_SYS_SDRAM_BASE > 0
Stephen Warren1e4d11a2014-12-23 10:34:49 -0700316 /*
Simon Glass4c509342015-04-28 20:25:03 -0600317 * Detect whether we have so much RAM that it goes past the end of our
Stephen Warren1e4d11a2014-12-23 10:34:49 -0700318 * 32-bit address space. If so, clip the usable RAM so it doesn't.
319 */
320 if (gd->ram_top < CONFIG_SYS_SDRAM_BASE)
321 /*
322 * Will wrap back to top of 32-bit space when reservations
323 * are made.
324 */
325 return 0;
326#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000327 return gd->ram_top;
328}
329
330static int setup_dest_addr(void)
331{
332 debug("Monitor len: %08lX\n", gd->mon_len);
333 /*
334 * Ram is setup, size stored in gd !!
335 */
336 debug("Ram size: %08lX\n", (ulong)gd->ram_size);
York Sun36cc0de2017-03-06 09:02:28 -0800337#if defined(CONFIG_SYS_MEM_TOP_HIDE)
Simon Glass1938f4a2013-03-11 06:49:53 +0000338 /*
339 * Subtract specified amount of memory to hide so that it won't
340 * get "touched" at all by U-Boot. By fixing up gd->ram_size
341 * the Linux kernel should now get passed the now "corrected"
York Sun36cc0de2017-03-06 09:02:28 -0800342 * memory size and won't touch it either. This should work
343 * for arch/ppc and arch/powerpc. Only Linux board ports in
344 * arch/powerpc with bootwrapper support, that recalculate the
345 * memory size from the SDRAM controller setup will have to
346 * get fixed.
Simon Glass1938f4a2013-03-11 06:49:53 +0000347 */
York Sun36cc0de2017-03-06 09:02:28 -0800348 gd->ram_size -= CONFIG_SYS_MEM_TOP_HIDE;
349#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000350#ifdef CONFIG_SYS_SDRAM_BASE
Siva Durga Prasad Paladugu1473b122018-07-16 15:56:10 +0530351 gd->ram_base = CONFIG_SYS_SDRAM_BASE;
Simon Glass1938f4a2013-03-11 06:49:53 +0000352#endif
Siva Durga Prasad Paladugu1473b122018-07-16 15:56:10 +0530353 gd->ram_top = gd->ram_base + get_effective_memsize();
Simon Glass1938f4a2013-03-11 06:49:53 +0000354 gd->ram_top = board_get_usable_ram_top(gd->mon_len);
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000355 gd->relocaddr = gd->ram_top;
Simon Glass1938f4a2013-03-11 06:49:53 +0000356 debug("Ram top: %08lX\n", (ulong)gd->ram_top);
Gabriel Huauec3b4822014-09-03 13:57:54 -0700357#if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500))
Simon Glasse4fef6c2013-03-11 14:30:42 +0000358 /*
359 * We need to make sure the location we intend to put secondary core
360 * boot code is reserved and not used by any part of u-boot
361 */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000362 if (gd->relocaddr > determine_mp_bootpg(NULL)) {
363 gd->relocaddr = determine_mp_bootpg(NULL);
364 debug("Reserving MP boot page to %08lx\n", gd->relocaddr);
Simon Glasse4fef6c2013-03-11 14:30:42 +0000365 }
366#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000367 return 0;
368}
369
Simon Glass1938f4a2013-03-11 06:49:53 +0000370#ifdef CONFIG_PRAM
371/* reserve protected RAM */
372static int reserve_pram(void)
373{
374 ulong reg;
375
Simon Glassbfebc8c2017-08-03 12:22:13 -0600376 reg = env_get_ulong("pram", 10, CONFIG_PRAM);
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000377 gd->relocaddr -= (reg << 10); /* size is in kB */
Simon Glass1938f4a2013-03-11 06:49:53 +0000378 debug("Reserving %ldk for protected RAM at %08lx\n", reg,
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000379 gd->relocaddr);
Simon Glass1938f4a2013-03-11 06:49:53 +0000380 return 0;
381}
382#endif /* CONFIG_PRAM */
383
384/* Round memory pointer down to next 4 kB limit */
385static int reserve_round_4k(void)
386{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000387 gd->relocaddr &= ~(4096 - 1);
Simon Glass1938f4a2013-03-11 06:49:53 +0000388 return 0;
389}
390
Ovidiu Panait79926e42020-03-29 20:57:41 +0300391__weak int arch_reserve_mmu(void)
392{
393 return 0;
394}
395
Simon Glass5a541942016-01-18 19:52:21 -0700396static int reserve_video(void)
397{
Simon Glass0f079eb2017-03-31 08:40:30 -0600398#ifdef CONFIG_DM_VIDEO
Simon Glass5a541942016-01-18 19:52:21 -0700399 ulong addr;
400 int ret;
401
402 addr = gd->relocaddr;
403 ret = video_reserve(&addr);
404 if (ret)
405 return ret;
406 gd->relocaddr = addr;
Simon Glass0f079eb2017-03-31 08:40:30 -0600407#elif defined(CONFIG_LCD)
Simon Glass5a541942016-01-18 19:52:21 -0700408# ifdef CONFIG_FB_ADDR
Simon Glass1938f4a2013-03-11 06:49:53 +0000409 gd->fb_base = CONFIG_FB_ADDR;
Simon Glass5a541942016-01-18 19:52:21 -0700410# else
Simon Glass1938f4a2013-03-11 06:49:53 +0000411 /* reserve memory for LCD display (always full pages) */
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000412 gd->relocaddr = lcd_setmem(gd->relocaddr);
413 gd->fb_base = gd->relocaddr;
Simon Glass5a541942016-01-18 19:52:21 -0700414# endif /* CONFIG_FB_ADDR */
Simon Glass0f079eb2017-03-31 08:40:30 -0600415#endif
Simon Glass8703ef32016-01-18 19:52:20 -0700416
417 return 0;
418}
Simon Glass8703ef32016-01-18 19:52:20 -0700419
Simon Glass71c52db2013-06-11 11:14:42 -0700420static int reserve_trace(void)
421{
422#ifdef CONFIG_TRACE
423 gd->relocaddr -= CONFIG_TRACE_BUFFER_SIZE;
424 gd->trace_buff = map_sysmem(gd->relocaddr, CONFIG_TRACE_BUFFER_SIZE);
Heinrich Schuchardt7ea33572019-06-14 21:52:22 +0200425 debug("Reserving %luk for trace data at: %08lx\n",
426 (unsigned long)CONFIG_TRACE_BUFFER_SIZE >> 10, gd->relocaddr);
Simon Glass71c52db2013-06-11 11:14:42 -0700427#endif
428
429 return 0;
430}
431
Simon Glass1938f4a2013-03-11 06:49:53 +0000432static int reserve_uboot(void)
433{
Alexey Brodkinff2b2ba2018-05-25 16:08:14 +0300434 if (!(gd->flags & GD_FLG_SKIP_RELOC)) {
435 /*
436 * reserve memory for U-Boot code, data & bss
437 * round down to next 4 kB limit
438 */
439 gd->relocaddr -= gd->mon_len;
440 gd->relocaddr &= ~(4096 - 1);
441 #if defined(CONFIG_E500) || defined(CONFIG_MIPS)
442 /* round down to next 64 kB limit so that IVPR stays aligned */
443 gd->relocaddr &= ~(65536 - 1);
444 #endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000445
Alexey Brodkinff2b2ba2018-05-25 16:08:14 +0300446 debug("Reserving %ldk for U-Boot at: %08lx\n",
447 gd->mon_len >> 10, gd->relocaddr);
448 }
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000449
450 gd->start_addr_sp = gd->relocaddr;
451
Simon Glass1938f4a2013-03-11 06:49:53 +0000452 return 0;
453}
454
Patrick Delaunay65c141e2020-03-10 10:15:05 +0100455/*
456 * reserve after start_addr_sp the requested size and make the stack pointer
457 * 16-byte aligned, this alignment is needed for cast on the reserved memory
458 * ref = x86_64 ABI: https://reviews.llvm.org/D30049: 16 bytes
459 * = ARMv8 Instruction Set Overview: quad word, 16 bytes
460 */
461static unsigned long reserve_stack_aligned(size_t size)
462{
463 return ALIGN_DOWN(gd->start_addr_sp - size, 16);
464}
465
Vikas Manocha5f7adb52019-08-16 09:57:44 -0700466#ifdef CONFIG_SYS_NONCACHED_MEMORY
467static int reserve_noncached(void)
468{
Stephen Warren5e0404f2019-08-27 11:54:31 -0600469 /*
470 * The value of gd->start_addr_sp must match the value of malloc_start
471 * calculated in boatrd_f.c:initr_malloc(), which is passed to
472 * board_r.c:mem_malloc_init() and then used by
473 * cache.c:noncached_init()
474 *
475 * These calculations must match the code in cache.c:noncached_init()
476 */
477 gd->start_addr_sp = ALIGN(gd->start_addr_sp, MMU_SECTION_SIZE) -
478 MMU_SECTION_SIZE;
479 gd->start_addr_sp -= ALIGN(CONFIG_SYS_NONCACHED_MEMORY,
480 MMU_SECTION_SIZE);
Vikas Manocha5f7adb52019-08-16 09:57:44 -0700481 debug("Reserving %dM for noncached_alloc() at: %08lx\n",
482 CONFIG_SYS_NONCACHED_MEMORY >> 20, gd->start_addr_sp);
483
484 return 0;
485}
486#endif
487
Simon Glass1938f4a2013-03-11 06:49:53 +0000488/* reserve memory for malloc() area */
489static int reserve_malloc(void)
490{
Patrick Delaunay65c141e2020-03-10 10:15:05 +0100491 gd->start_addr_sp = reserve_stack_aligned(TOTAL_MALLOC_LEN);
Simon Glass1938f4a2013-03-11 06:49:53 +0000492 debug("Reserving %dk for malloc() at: %08lx\n",
Mario Six16ef1472018-01-15 11:10:02 +0100493 TOTAL_MALLOC_LEN >> 10, gd->start_addr_sp);
Vikas Manocha5f7adb52019-08-16 09:57:44 -0700494#ifdef CONFIG_SYS_NONCACHED_MEMORY
495 reserve_noncached();
496#endif
497
Simon Glass1938f4a2013-03-11 06:49:53 +0000498 return 0;
499}
500
501/* (permanently) allocate a Board Info struct */
502static int reserve_board(void)
503{
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800504 if (!gd->bd) {
Patrick Delaunay65c141e2020-03-10 10:15:05 +0100505 gd->start_addr_sp = reserve_stack_aligned(sizeof(bd_t));
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800506 gd->bd = (bd_t *)map_sysmem(gd->start_addr_sp, sizeof(bd_t));
507 memset(gd->bd, '\0', sizeof(bd_t));
508 debug("Reserving %zu Bytes for Board Info at: %08lx\n",
509 sizeof(bd_t), gd->start_addr_sp);
510 }
Simon Glass1938f4a2013-03-11 06:49:53 +0000511 return 0;
512}
513
514static int setup_machine(void)
515{
516#ifdef CONFIG_MACH_TYPE
517 gd->bd->bi_arch_number = CONFIG_MACH_TYPE; /* board id for Linux */
518#endif
519 return 0;
520}
521
522static int reserve_global_data(void)
523{
Patrick Delaunay65c141e2020-03-10 10:15:05 +0100524 gd->start_addr_sp = reserve_stack_aligned(sizeof(gd_t));
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000525 gd->new_gd = (gd_t *)map_sysmem(gd->start_addr_sp, sizeof(gd_t));
Simon Glass1938f4a2013-03-11 06:49:53 +0000526 debug("Reserving %zu Bytes for Global Data at: %08lx\n",
Mario Six16ef1472018-01-15 11:10:02 +0100527 sizeof(gd_t), gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000528 return 0;
529}
530
531static int reserve_fdt(void)
532{
Siva Durga Prasad Paladugue9acb9e2015-12-03 15:46:03 +0100533#ifndef CONFIG_OF_EMBED
Simon Glass1938f4a2013-03-11 06:49:53 +0000534 /*
Simon Glass4c509342015-04-28 20:25:03 -0600535 * If the device tree is sitting immediately above our image then we
Simon Glass1938f4a2013-03-11 06:49:53 +0000536 * must relocate it. If it is embedded in the data section, then it
537 * will be relocated with other data.
538 */
539 if (gd->fdt_blob) {
540 gd->fdt_size = ALIGN(fdt_totalsize(gd->fdt_blob) + 0x1000, 32);
541
Patrick Delaunay65c141e2020-03-10 10:15:05 +0100542 gd->start_addr_sp = reserve_stack_aligned(gd->fdt_size);
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000543 gd->new_fdt = map_sysmem(gd->start_addr_sp, gd->fdt_size);
Simon Glassa733b062013-04-26 02:53:43 +0000544 debug("Reserving %lu Bytes for FDT at: %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000545 gd->fdt_size, gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000546 }
Siva Durga Prasad Paladugue9acb9e2015-12-03 15:46:03 +0100547#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000548
549 return 0;
550}
551
Simon Glass25e7dc62017-05-22 05:05:30 -0600552static int reserve_bootstage(void)
553{
554#ifdef CONFIG_BOOTSTAGE
555 int size = bootstage_get_size();
556
Patrick Delaunay65c141e2020-03-10 10:15:05 +0100557 gd->start_addr_sp = reserve_stack_aligned(size);
Simon Glass25e7dc62017-05-22 05:05:30 -0600558 gd->new_bootstage = map_sysmem(gd->start_addr_sp, size);
559 debug("Reserving %#x Bytes for bootstage at: %08lx\n", size,
560 gd->start_addr_sp);
561#endif
562
563 return 0;
564}
565
Patrick Delaunayd6f87712018-03-13 13:57:00 +0100566__weak int arch_reserve_stacks(void)
Andreas Bießmann68145d42015-02-06 23:06:45 +0100567{
568 return 0;
569}
570
Simon Glass1938f4a2013-03-11 06:49:53 +0000571static int reserve_stacks(void)
572{
Andreas Bießmann68145d42015-02-06 23:06:45 +0100573 /* make stack pointer 16-byte aligned */
Patrick Delaunay65c141e2020-03-10 10:15:05 +0100574 gd->start_addr_sp = reserve_stack_aligned(16);
Simon Glass1938f4a2013-03-11 06:49:53 +0000575
576 /*
Simon Glass4c509342015-04-28 20:25:03 -0600577 * let the architecture-specific code tailor gd->start_addr_sp and
Andreas Bießmann68145d42015-02-06 23:06:45 +0100578 * gd->irq_sp
Simon Glass1938f4a2013-03-11 06:49:53 +0000579 */
Andreas Bießmann68145d42015-02-06 23:06:45 +0100580 return arch_reserve_stacks();
Simon Glass1938f4a2013-03-11 06:49:53 +0000581}
582
Simon Glassf0293d32018-11-15 18:43:52 -0700583static int reserve_bloblist(void)
584{
585#ifdef CONFIG_BLOBLIST
Patrick Delaunay65c141e2020-03-10 10:15:05 +0100586 gd->start_addr_sp = reserve_stack_aligned(CONFIG_BLOBLIST_SIZE);
Simon Glassf0293d32018-11-15 18:43:52 -0700587 gd->new_bloblist = map_sysmem(gd->start_addr_sp, CONFIG_BLOBLIST_SIZE);
588#endif
589
590 return 0;
591}
592
Simon Glass1938f4a2013-03-11 06:49:53 +0000593static int display_new_sp(void)
594{
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000595 debug("New Stack Pointer is: %08lx\n", gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000596
597 return 0;
598}
599
Vladimir Zapolskiye2099d72016-11-28 00:15:24 +0200600#if defined(CONFIG_M68K) || defined(CONFIG_MIPS) || defined(CONFIG_PPC) || \
601 defined(CONFIG_SH)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000602static int setup_board_part1(void)
603{
604 bd_t *bd = gd->bd;
605
606 /*
607 * Save local variables to board info struct
608 */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000609 bd->bi_memstart = CONFIG_SYS_SDRAM_BASE; /* start of memory */
610 bd->bi_memsize = gd->ram_size; /* size in bytes */
611
612#ifdef CONFIG_SYS_SRAM_BASE
613 bd->bi_sramstart = CONFIG_SYS_SRAM_BASE; /* start of SRAM */
614 bd->bi_sramsize = CONFIG_SYS_SRAM_SIZE; /* size of SRAM */
615#endif
616
Heiko Schocher50258972017-06-07 17:33:11 +0200617#if defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000618 bd->bi_immr_base = CONFIG_SYS_IMMR; /* base of IMMR register */
619#endif
Heiko Schocher064b55c2017-06-14 05:49:40 +0200620#if defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000621 bd->bi_mbar_base = CONFIG_SYS_MBAR; /* base of internal registers */
622#endif
623#if defined(CONFIG_MPC83xx)
624 bd->bi_immrbar = CONFIG_SYS_IMMR;
625#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000626
627 return 0;
628}
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100629#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000630
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100631#if defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000632static int setup_board_part2(void)
633{
634 bd_t *bd = gd->bd;
635
636 bd->bi_intfreq = gd->cpu_clk; /* Internal Freq, in Hz */
637 bd->bi_busfreq = gd->bus_clk; /* Bus Freq, in Hz */
638#if defined(CONFIG_CPM2)
639 bd->bi_cpmfreq = gd->arch.cpm_clk;
640 bd->bi_brgfreq = gd->arch.brg_clk;
641 bd->bi_sccfreq = gd->arch.scc_clk;
642 bd->bi_vco = gd->arch.vco_out;
643#endif /* CONFIG_CPM2 */
Alison Wang1313db42015-02-12 18:33:15 +0800644#if defined(CONFIG_M68K) && defined(CONFIG_PCI)
645 bd->bi_pcifreq = gd->pci_clk;
646#endif
647#if defined(CONFIG_EXTRA_CLOCK)
648 bd->bi_inpfreq = gd->arch.inp_clk; /* input Freq in Hz */
649 bd->bi_vcofreq = gd->arch.vco_clk; /* vco Freq in Hz */
650 bd->bi_flbfreq = gd->arch.flb_clk; /* flexbus Freq in Hz */
651#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000652
653 return 0;
654}
655#endif
656
Simon Glass1938f4a2013-03-11 06:49:53 +0000657#ifdef CONFIG_POST
658static int init_post(void)
659{
660 post_bootmode_init();
661 post_run(NULL, POST_ROM | post_bootmode_get(0));
662
663 return 0;
664}
665#endif
666
Simon Glass1938f4a2013-03-11 06:49:53 +0000667static int reloc_fdt(void)
668{
Siva Durga Prasad Paladugue9acb9e2015-12-03 15:46:03 +0100669#ifndef CONFIG_OF_EMBED
Simon Glassf05ad9b2015-08-04 12:33:39 -0600670 if (gd->flags & GD_FLG_SKIP_RELOC)
671 return 0;
Simon Glass1938f4a2013-03-11 06:49:53 +0000672 if (gd->new_fdt) {
673 memcpy(gd->new_fdt, gd->fdt_blob, gd->fdt_size);
674 gd->fdt_blob = gd->new_fdt;
675 }
Siva Durga Prasad Paladugue9acb9e2015-12-03 15:46:03 +0100676#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000677
678 return 0;
679}
680
Simon Glass25e7dc62017-05-22 05:05:30 -0600681static int reloc_bootstage(void)
682{
683#ifdef CONFIG_BOOTSTAGE
684 if (gd->flags & GD_FLG_SKIP_RELOC)
685 return 0;
686 if (gd->new_bootstage) {
687 int size = bootstage_get_size();
688
689 debug("Copying bootstage from %p to %p, size %x\n",
690 gd->bootstage, gd->new_bootstage, size);
691 memcpy(gd->new_bootstage, gd->bootstage, size);
692 gd->bootstage = gd->new_bootstage;
Simon Glassac9cd482019-10-21 17:26:50 -0600693 bootstage_relocate();
Simon Glass25e7dc62017-05-22 05:05:30 -0600694 }
695#endif
696
697 return 0;
698}
699
Simon Glassf0293d32018-11-15 18:43:52 -0700700static int reloc_bloblist(void)
701{
702#ifdef CONFIG_BLOBLIST
703 if (gd->flags & GD_FLG_SKIP_RELOC)
704 return 0;
705 if (gd->new_bloblist) {
706 int size = CONFIG_BLOBLIST_SIZE;
707
708 debug("Copying bloblist from %p to %p, size %x\n",
709 gd->bloblist, gd->new_bloblist, size);
710 memcpy(gd->new_bloblist, gd->bloblist, size);
711 gd->bloblist = gd->new_bloblist;
712 }
713#endif
714
715 return 0;
716}
717
Simon Glass1938f4a2013-03-11 06:49:53 +0000718static int setup_reloc(void)
719{
Simon Glassf05ad9b2015-08-04 12:33:39 -0600720 if (gd->flags & GD_FLG_SKIP_RELOC) {
721 debug("Skipping relocation due to flag\n");
722 return 0;
723 }
724
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800725#ifdef CONFIG_SYS_TEXT_BASE
Lothar Waßmann53207bf2017-06-08 10:18:25 +0200726#ifdef ARM
727 gd->reloc_off = gd->relocaddr - (unsigned long)__image_copy_start;
728#elif defined(CONFIG_M68K)
angelo@sysam.ite310b932015-02-12 01:40:17 +0100729 /*
730 * On all ColdFire arch cpu, monitor code starts always
731 * just after the default vector table location, so at 0x400
732 */
733 gd->reloc_off = gd->relocaddr - (CONFIG_SYS_TEXT_BASE + 0x400);
Simon Glass001d1882019-04-08 13:20:41 -0600734#elif !defined(CONFIG_SANDBOX)
Lothar Waßmann53207bf2017-06-08 10:18:25 +0200735 gd->reloc_off = gd->relocaddr - CONFIG_SYS_TEXT_BASE;
angelo@sysam.ite310b932015-02-12 01:40:17 +0100736#endif
Sonic Zhangd54d7eb2014-07-17 19:01:34 +0800737#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000738 memcpy(gd->new_gd, (char *)gd, sizeof(gd_t));
739
740 debug("Relocation Offset is: %08lx\n", gd->reloc_off);
Simon Glassa733b062013-04-26 02:53:43 +0000741 debug("Relocating to %08lx, new gd at %08lx, sp at %08lx\n",
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000742 gd->relocaddr, (ulong)map_to_sysmem(gd->new_gd),
743 gd->start_addr_sp);
Simon Glass1938f4a2013-03-11 06:49:53 +0000744
745 return 0;
746}
747
mario.six@gdsys.cc2a792752017-02-22 16:07:22 +0100748#ifdef CONFIG_OF_BOARD_FIXUP
749static int fix_fdt(void)
750{
751 return board_fix_fdt((void *)gd->fdt_blob);
752}
753#endif
754
Simon Glass1938f4a2013-03-11 06:49:53 +0000755/* ARM calls relocate_code from its crt0.S */
Simon Glass530f27e2017-01-16 07:03:49 -0700756#if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \
757 !CONFIG_IS_ENABLED(X86_64)
Simon Glass1938f4a2013-03-11 06:49:53 +0000758
759static int jump_to_copy(void)
760{
Simon Glassf05ad9b2015-08-04 12:33:39 -0600761 if (gd->flags & GD_FLG_SKIP_RELOC)
762 return 0;
Simon Glass48a33802013-03-05 14:39:52 +0000763 /*
764 * x86 is special, but in a nice way. It uses a trampoline which
765 * enables the dcache if possible.
766 *
767 * For now, other archs use relocate_code(), which is implemented
768 * similarly for all archs. When we do generic relocation, hopefully
769 * we can make all archs enable the dcache prior to relocation.
770 */
Alexey Brodkin3fb80162015-02-24 19:40:36 +0300771#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass48a33802013-03-05 14:39:52 +0000772 /*
773 * SDRAM and console are now initialised. The final stack can now
774 * be setup in SDRAM. Code execution will continue in Flash, but
775 * with the stack in SDRAM and Global Data in temporary memory
776 * (CPU cache)
777 */
Simon Glassf0c7d9c2015-08-10 20:44:32 -0600778 arch_setup_gd(gd->new_gd);
Simon Glass48a33802013-03-05 14:39:52 +0000779 board_init_f_r_trampoline(gd->start_addr_sp);
780#else
Masahiro Yamadaa0ba2792013-05-27 00:37:30 +0000781 relocate_code(gd->start_addr_sp, gd->new_gd, gd->relocaddr);
Simon Glass48a33802013-03-05 14:39:52 +0000782#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000783
784 return 0;
785}
786#endif
787
788/* Record the board_init_f() bootstage (after arch_cpu_init()) */
Simon Glassb383d6c2017-05-22 05:05:25 -0600789static int initf_bootstage(void)
Simon Glass1938f4a2013-03-11 06:49:53 +0000790{
Simon Glassbaa7d342017-06-07 10:28:46 -0600791 bool from_spl = IS_ENABLED(CONFIG_SPL_BOOTSTAGE) &&
792 IS_ENABLED(CONFIG_BOOTSTAGE_STASH);
Simon Glassb383d6c2017-05-22 05:05:25 -0600793 int ret;
794
Simon Glass824bb1b2017-05-22 05:05:35 -0600795 ret = bootstage_init(!from_spl);
Simon Glassb383d6c2017-05-22 05:05:25 -0600796 if (ret)
797 return ret;
Simon Glass824bb1b2017-05-22 05:05:35 -0600798 if (from_spl) {
799 const void *stash = map_sysmem(CONFIG_BOOTSTAGE_STASH_ADDR,
800 CONFIG_BOOTSTAGE_STASH_SIZE);
801
802 ret = bootstage_unstash(stash, CONFIG_BOOTSTAGE_STASH_SIZE);
803 if (ret && ret != -ENOENT) {
804 debug("Failed to unstash bootstage: err=%d\n", ret);
805 return ret;
806 }
807 }
Simon Glassb383d6c2017-05-22 05:05:25 -0600808
Simon Glass1938f4a2013-03-11 06:49:53 +0000809 bootstage_mark_name(BOOTSTAGE_ID_START_UBOOT_F, "board_init_f");
810
811 return 0;
812}
813
Simon Glass9854a872015-11-08 23:47:48 -0700814static int initf_console_record(void)
815{
Andy Yanf1896c42017-07-24 17:43:34 +0800816#if defined(CONFIG_CONSOLE_RECORD) && CONFIG_VAL(SYS_MALLOC_F_LEN)
Simon Glass9854a872015-11-08 23:47:48 -0700817 return console_record_init();
818#else
819 return 0;
820#endif
821}
822
Simon Glassab7cd622014-07-23 06:55:04 -0600823static int initf_dm(void)
824{
Andy Yanf1896c42017-07-24 17:43:34 +0800825#if defined(CONFIG_DM) && CONFIG_VAL(SYS_MALLOC_F_LEN)
Simon Glassab7cd622014-07-23 06:55:04 -0600826 int ret;
827
Simon Glassb67eefd2020-05-10 11:39:59 -0600828 bootstage_start(BOOTSTAGE_ID_ACCUM_DM_F, "dm_f");
Simon Glassab7cd622014-07-23 06:55:04 -0600829 ret = dm_init_and_scan(true);
Simon Glassb67eefd2020-05-10 11:39:59 -0600830 bootstage_accum(BOOTSTAGE_ID_ACCUM_DM_F);
Simon Glassab7cd622014-07-23 06:55:04 -0600831 if (ret)
832 return ret;
833#endif
Simon Glass1057e6c2016-02-24 09:14:50 -0700834#ifdef CONFIG_TIMER_EARLY
835 ret = dm_timer_init();
836 if (ret)
837 return ret;
838#endif
Simon Glassab7cd622014-07-23 06:55:04 -0600839
840 return 0;
841}
842
Simon Glass146251f2015-01-19 22:16:12 -0700843/* Architecture-specific memory reservation */
844__weak int reserve_arch(void)
845{
846 return 0;
847}
848
Simon Glassd4c671c2015-03-05 12:25:16 -0700849__weak int arch_cpu_init_dm(void)
850{
851 return 0;
852}
853
Ovidiu Panait016e4ae2020-01-22 22:28:25 +0200854__weak int checkcpu(void)
855{
856 return 0;
857}
858
Ovidiu Panaitfbf9c152020-02-05 08:54:42 +0200859__weak int clear_bss(void)
860{
861 return 0;
862}
863
Simon Glass4acff452017-01-16 07:03:50 -0700864static const init_fnc_t init_sequence_f[] = {
Simon Glass1938f4a2013-03-11 06:49:53 +0000865 setup_mon_len,
Simon Glassb45122f2015-02-27 22:06:34 -0700866#ifdef CONFIG_OF_CONTROL
Simon Glass08793612015-02-27 22:06:35 -0700867 fdtdec_setup,
Simon Glassb45122f2015-02-27 22:06:34 -0700868#endif
Heinrich Schuchardt7ef8e9b2019-06-02 00:53:24 +0200869#ifdef CONFIG_TRACE_EARLY
Simon Glass71c52db2013-06-11 11:14:42 -0700870 trace_early_init,
Kevin Hilmand2107182014-12-09 15:03:58 -0800871#endif
Simon Glass768e0f52014-11-10 18:00:18 -0700872 initf_malloc,
Simon Glassaf1bc0c2017-12-04 13:48:28 -0700873 log_init,
Simon Glass5ac44a52017-05-22 05:05:31 -0600874 initf_bootstage, /* uses its own timer, so does not need DM */
Simon Glassf0293d32018-11-15 18:43:52 -0700875#ifdef CONFIG_BLOBLIST
876 bloblist_init,
877#endif
Simon Glassb0edea32018-11-15 18:44:09 -0700878 setup_spl_handoff,
Simon Glass9854a872015-11-08 23:47:48 -0700879 initf_console_record,
Simon Glass671549e2017-03-28 10:27:18 -0600880#if defined(CONFIG_HAVE_FSP)
881 arch_fsp_init,
Bin Menga52a068e2015-08-20 06:40:18 -0700882#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000883 arch_cpu_init, /* basic arch cpu dependent setup */
Paul Burton8ebf5062016-09-21 11:18:46 +0100884 mach_cpu_init, /* SoC/machine dependent CPU setup */
Simon Glass3ea09532014-09-03 17:36:59 -0600885 initf_dm,
Simon Glassd4c671c2015-03-05 12:25:16 -0700886 arch_cpu_init_dm,
Simon Glass1938f4a2013-03-11 06:49:53 +0000887#if defined(CONFIG_BOARD_EARLY_INIT_F)
888 board_early_init_f,
889#endif
Simon Glass727e94a2017-03-28 10:27:26 -0600890#if defined(CONFIG_PPC) || defined(CONFIG_SYS_FSL_CLK) || defined(CONFIG_M68K)
Simon Glassc252c062017-03-28 10:27:19 -0600891 /* get CPU and bus clocks according to the environment variable */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000892 get_clocks, /* get CPU and bus clocks (etc.) */
Simon Glass1793e782017-03-28 10:27:23 -0600893#endif
Angelo Dureghello0ce45282017-05-10 23:58:06 +0200894#if !defined(CONFIG_M68K)
Simon Glass1938f4a2013-03-11 06:49:53 +0000895 timer_init, /* initialize timer */
Angelo Dureghello0ce45282017-05-10 23:58:06 +0200896#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000897#if defined(CONFIG_BOARD_POSTCLK_INIT)
898 board_postclk_init,
899#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000900 env_init, /* initialize environment */
901 init_baud_rate, /* initialze baudrate settings */
902 serial_init, /* serial communications setup */
903 console_init_f, /* stage 1 init of console */
904 display_options, /* say that we are here */
905 display_text_info, /* show debugging info if required */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000906 checkcpu,
Mario Six23471ae2018-08-06 10:23:34 +0200907#if defined(CONFIG_SYSRESET)
908 print_resetinfo,
909#endif
Simon Glasscc664002017-01-23 13:31:25 -0700910#if defined(CONFIG_DISPLAY_CPUINFO)
Simon Glass1938f4a2013-03-11 06:49:53 +0000911 print_cpuinfo, /* display cpu info (and speed) */
Simon Glasscc664002017-01-23 13:31:25 -0700912#endif
Cooper Jr., Franklinaf9e6ad2017-06-16 17:25:12 -0500913#if defined(CONFIG_DTB_RESELECT)
914 embedded_dtb_select,
915#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000916#if defined(CONFIG_DISPLAY_BOARDINFO)
Masahiro Yamada0365ffc2015-01-14 17:07:05 +0900917 show_board_info,
Simon Glass1938f4a2013-03-11 06:49:53 +0000918#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000919 INIT_FUNC_WATCHDOG_INIT
920#if defined(CONFIG_MISC_INIT_F)
921 misc_init_f,
922#endif
923 INIT_FUNC_WATCHDOG_RESET
Simon Glass69153982017-05-12 21:09:56 -0600924#if defined(CONFIG_SYS_I2C)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000925 init_func_i2c,
926#endif
Rajesh Bhagat1fab98f2018-01-17 16:13:08 +0530927#if defined(CONFIG_VID) && !defined(CONFIG_SPL)
928 init_func_vid,
929#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000930 announce_dram_init,
Simon Glass1938f4a2013-03-11 06:49:53 +0000931 dram_init, /* configure available RAM banks */
Simon Glasse4fef6c2013-03-11 14:30:42 +0000932#ifdef CONFIG_POST
933 post_init_f,
934#endif
935 INIT_FUNC_WATCHDOG_RESET
936#if defined(CONFIG_SYS_DRAM_TEST)
937 testdram,
938#endif /* CONFIG_SYS_DRAM_TEST */
939 INIT_FUNC_WATCHDOG_RESET
940
Simon Glass1938f4a2013-03-11 06:49:53 +0000941#ifdef CONFIG_POST
942 init_post,
943#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000944 INIT_FUNC_WATCHDOG_RESET
Simon Glass1938f4a2013-03-11 06:49:53 +0000945 /*
946 * Now that we have DRAM mapped and working, we can
947 * relocate the code and continue running from DRAM.
948 *
949 * Reserve memory at end of RAM for (top down in that order):
950 * - area that won't get touched by U-Boot and Linux (optional)
951 * - kernel log buffer
952 * - protected RAM
953 * - LCD framebuffer
954 * - monitor code
955 * - board info struct
956 */
957 setup_dest_addr,
Simon Glass1938f4a2013-03-11 06:49:53 +0000958#ifdef CONFIG_PRAM
959 reserve_pram,
960#endif
961 reserve_round_4k,
Ovidiu Panait79926e42020-03-29 20:57:41 +0300962 arch_reserve_mmu,
Simon Glass5a541942016-01-18 19:52:21 -0700963 reserve_video,
Simon Glass8703ef32016-01-18 19:52:20 -0700964 reserve_trace,
Simon Glass1938f4a2013-03-11 06:49:53 +0000965 reserve_uboot,
966 reserve_malloc,
967 reserve_board,
Simon Glass1938f4a2013-03-11 06:49:53 +0000968 setup_machine,
969 reserve_global_data,
970 reserve_fdt,
Simon Glass25e7dc62017-05-22 05:05:30 -0600971 reserve_bootstage,
Simon Glassf0293d32018-11-15 18:43:52 -0700972 reserve_bloblist,
Simon Glass146251f2015-01-19 22:16:12 -0700973 reserve_arch,
Simon Glass1938f4a2013-03-11 06:49:53 +0000974 reserve_stacks,
Simon Glass76b00ac2017-03-31 08:40:32 -0600975 dram_init_banksize,
Simon Glass1938f4a2013-03-11 06:49:53 +0000976 show_dram_config,
Vladimir Zapolskiye2099d72016-11-28 00:15:24 +0200977#if defined(CONFIG_M68K) || defined(CONFIG_MIPS) || defined(CONFIG_PPC) || \
978 defined(CONFIG_SH)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000979 setup_board_part1,
Daniel Schwierzeckfb3db632015-11-01 17:36:13 +0100980#endif
981#if defined(CONFIG_PPC) || defined(CONFIG_M68K)
Simon Glasse4fef6c2013-03-11 14:30:42 +0000982 INIT_FUNC_WATCHDOG_RESET
983 setup_board_part2,
984#endif
Simon Glass1938f4a2013-03-11 06:49:53 +0000985 display_new_sp,
mario.six@gdsys.cc2a792752017-02-22 16:07:22 +0100986#ifdef CONFIG_OF_BOARD_FIXUP
987 fix_fdt,
988#endif
Simon Glasse4fef6c2013-03-11 14:30:42 +0000989 INIT_FUNC_WATCHDOG_RESET
Simon Glass1938f4a2013-03-11 06:49:53 +0000990 reloc_fdt,
Simon Glass25e7dc62017-05-22 05:05:30 -0600991 reloc_bootstage,
Simon Glassf0293d32018-11-15 18:43:52 -0700992 reloc_bloblist,
Simon Glass1938f4a2013-03-11 06:49:53 +0000993 setup_reloc,
Alexey Brodkin3fb80162015-02-24 19:40:36 +0300994#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass313aef32015-01-01 16:18:09 -0700995 copy_uboot_to_ram,
Simon Glass313aef32015-01-01 16:18:09 -0700996 do_elf_reloc_fixups,
997#endif
Chris Zankelde5e5ce2016-08-10 18:36:43 +0300998 clear_bss,
Simon Glass530f27e2017-01-16 07:03:49 -0700999#if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \
1000 !CONFIG_IS_ENABLED(X86_64)
Simon Glass1938f4a2013-03-11 06:49:53 +00001001 jump_to_copy,
1002#endif
1003 NULL,
1004};
1005
1006void board_init_f(ulong boot_flags)
1007{
Simon Glass1938f4a2013-03-11 06:49:53 +00001008 gd->flags = boot_flags;
Alexey Brodkin9aed5a22013-11-27 22:32:40 +04001009 gd->have_console = 0;
Simon Glass1938f4a2013-03-11 06:49:53 +00001010
1011 if (initcall_run_list(init_sequence_f))
1012 hang();
1013
Ben Stoltz9b217492015-07-31 09:31:37 -06001014#if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \
Alexey Brodkin264d2982015-12-16 19:24:10 +03001015 !defined(CONFIG_EFI_APP) && !CONFIG_IS_ENABLED(X86_64) && \
1016 !defined(CONFIG_ARC)
Simon Glass1938f4a2013-03-11 06:49:53 +00001017 /* NOTREACHED - jump_to_copy() does not return */
1018 hang();
1019#endif
1020}
1021
Alexey Brodkin3fb80162015-02-24 19:40:36 +03001022#if defined(CONFIG_X86) || defined(CONFIG_ARC)
Simon Glass48a33802013-03-05 14:39:52 +00001023/*
1024 * For now this code is only used on x86.
1025 *
1026 * init_sequence_f_r is the list of init functions which are run when
1027 * U-Boot is executing from Flash with a semi-limited 'C' environment.
1028 * The following limitations must be considered when implementing an
1029 * '_f_r' function:
1030 * - 'static' variables are read-only
1031 * - Global Data (gd->xxx) is read/write
1032 *
1033 * The '_f_r' sequence must, as a minimum, copy U-Boot to RAM (if
1034 * supported). It _should_, if possible, copy global data to RAM and
1035 * initialise the CPU caches (to speed up the relocation process)
1036 *
1037 * NOTE: At present only x86 uses this route, but it is intended that
1038 * all archs will move to this when generic relocation is implemented.
1039 */
Simon Glass4acff452017-01-16 07:03:50 -07001040static const init_fnc_t init_sequence_f_r[] = {
Simon Glass530f27e2017-01-16 07:03:49 -07001041#if !CONFIG_IS_ENABLED(X86_64)
Simon Glass48a33802013-03-05 14:39:52 +00001042 init_cache_f_r,
Simon Glass530f27e2017-01-16 07:03:49 -07001043#endif
Simon Glass48a33802013-03-05 14:39:52 +00001044
1045 NULL,
1046};
1047
1048void board_init_f_r(void)
1049{
1050 if (initcall_run_list(init_sequence_f_r))
1051 hang();
1052
1053 /*
Simon Glasse4d6ab02016-03-11 22:06:51 -07001054 * The pre-relocation drivers may be using memory that has now gone
1055 * away. Mark serial as unavailable - this will fall back to the debug
1056 * UART if available.
Simon Glassaf1bc0c2017-12-04 13:48:28 -07001057 *
1058 * Do the same with log drivers since the memory may not be available.
Simon Glasse4d6ab02016-03-11 22:06:51 -07001059 */
Simon Glassaf1bc0c2017-12-04 13:48:28 -07001060 gd->flags &= ~(GD_FLG_SERIAL_READY | GD_FLG_LOG_READY);
Simon Glass5ee94b42017-09-05 19:49:45 -06001061#ifdef CONFIG_TIMER
1062 gd->timer = NULL;
1063#endif
Simon Glasse4d6ab02016-03-11 22:06:51 -07001064
1065 /*
Simon Glass48a33802013-03-05 14:39:52 +00001066 * U-Boot has been copied into SDRAM, the BSS has been cleared etc.
1067 * Transfer execution from Flash to RAM by calculating the address
1068 * of the in-RAM copy of board_init_r() and calling it
1069 */
Alexey Brodkin7bf9f202015-02-25 17:59:02 +03001070 (board_init_r + gd->reloc_off)((gd_t *)gd, gd->relocaddr);
Simon Glass48a33802013-03-05 14:39:52 +00001071
1072 /* NOTREACHED - board_init_r() does not return */
1073 hang();
1074}
Alexey Brodkin5bcd19a2015-03-24 11:12:47 +03001075#endif /* CONFIG_X86 */