Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 1 | /* |
| 2 | * clock specification for Xilinx ZynqMP ep108 development board |
| 3 | * |
| 4 | * (C) Copyright 2015, Xilinx, Inc. |
| 5 | * |
| 6 | * Michal Simek <michal.simek@xilinx.com> |
| 7 | * |
| 8 | * SPDX-License-Identifier: GPL-2.0+ |
| 9 | */ |
| 10 | |
| 11 | &amba { |
| 12 | misc_clk: misc_clk { |
| 13 | compatible = "fixed-clock"; |
| 14 | #clock-cells = <0>; |
| 15 | clock-frequency = <25000000>; |
| 16 | }; |
| 17 | |
| 18 | i2c_clk: i2c_clk { |
| 19 | compatible = "fixed-clock"; |
| 20 | #clock-cells = <0x0>; |
| 21 | clock-frequency = <111111111>; |
| 22 | }; |
| 23 | |
| 24 | sata_clk: sata_clk { |
| 25 | compatible = "fixed-clock"; |
| 26 | #clock-cells = <0>; |
| 27 | clock-frequency = <75000000>; |
| 28 | }; |
| 29 | |
| 30 | dp_aclk: clock0 { |
| 31 | compatible = "fixed-clock"; |
| 32 | #clock-cells = <0>; |
| 33 | clock-frequency = <50000000>; |
| 34 | clock-accuracy = <100>; |
| 35 | }; |
| 36 | |
| 37 | dp_aud_clk: clock1 { |
| 38 | compatible = "fixed-clock"; |
| 39 | #clock-cells = <0>; |
| 40 | clock-frequency = <22579200>; |
| 41 | clock-accuracy = <100>; |
| 42 | }; |
| 43 | }; |
| 44 | |
| 45 | &can0 { |
| 46 | clocks = <&misc_clk &misc_clk>; |
| 47 | }; |
| 48 | |
| 49 | &gem0 { |
| 50 | clocks = <&misc_clk>, <&misc_clk>, <&misc_clk>; |
| 51 | }; |
| 52 | |
| 53 | &gpio { |
| 54 | clocks = <&misc_clk>; |
| 55 | }; |
| 56 | |
| 57 | &i2c0 { |
| 58 | clocks = <&i2c_clk>; |
| 59 | }; |
| 60 | |
| 61 | &i2c1 { |
| 62 | clocks = <&i2c_clk>; |
| 63 | }; |
| 64 | |
Punnaiah Choudary Kalluri | 4521202 | 2015-11-05 22:21:14 +0530 | [diff] [blame] | 65 | &nand0 { |
| 66 | clocks = <&misc_clk &misc_clk>; |
| 67 | }; |
| 68 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 69 | &qspi { |
| 70 | clocks = <&misc_clk &misc_clk>; |
| 71 | }; |
| 72 | |
| 73 | &sata { |
| 74 | clocks = <&sata_clk>; |
| 75 | }; |
| 76 | |
| 77 | &sdhci0 { |
| 78 | clocks = <&misc_clk>, <&misc_clk>; |
| 79 | }; |
| 80 | |
| 81 | &sdhci1 { |
| 82 | clocks = <&misc_clk>, <&misc_clk>; |
| 83 | }; |
| 84 | |
| 85 | &spi0 { |
| 86 | clocks = <&misc_clk &misc_clk>; |
| 87 | }; |
| 88 | |
| 89 | &spi1 { |
| 90 | clocks = <&misc_clk &misc_clk>; |
| 91 | }; |
| 92 | |
| 93 | &uart0 { |
| 94 | clocks = <&misc_clk &misc_clk>; |
| 95 | }; |
| 96 | |
| 97 | &usb0 { |
| 98 | clocks = <&misc_clk>, <&misc_clk>; |
| 99 | }; |
| 100 | |
| 101 | &usb1 { |
| 102 | clocks = <&misc_clk>, <&misc_clk>; |
| 103 | }; |
| 104 | |
| 105 | &watchdog0 { |
| 106 | clocks= <&misc_clk>; |
| 107 | }; |
| 108 | |
| 109 | &xilinx_drm { |
| 110 | clocks = <&misc_clk>; |
| 111 | }; |
| 112 | |
| 113 | &xlnx_dp { |
| 114 | clocks = <&dp_aclk>, <&dp_aud_clk>; |
| 115 | }; |
| 116 | |
| 117 | &xlnx_dp_snd_codec0 { |
| 118 | clocks = <&dp_aud_clk>; |
| 119 | }; |
| 120 | |
| 121 | &xlnx_dpdma { |
| 122 | clocks = <&misc_clk>; |
| 123 | }; |