blob: 900b0b53434b33beea5a7f7d9fbd1778d52f4c9c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenkbf9e3b32004-02-12 00:47:09 +00002/*
3 * Configuation settings for the Motorola MC5282EVB board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenkbf9e3b32004-02-12 00:47:09 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
wdenk4e5ca3e2003-12-08 01:34:36 +000012#ifndef _CONFIG_M5282EVB_H
13#define _CONFIG_M5282EVB_H
14
wdenkbf9e3b32004-02-12 00:47:09 +000015/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
wdenk4e5ca3e2003-12-08 01:34:36 +000019
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020020#define CONFIG_SYS_UART_PORT (0)
wdenkbf9e3b32004-02-12 00:47:09 +000021
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050022#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenkbf9e3b32004-02-12 00:47:09 +000023
24/* Configuration for environment
25 * Environment is embedded in u-boot in the second sector of the flash
26 */
wdenkbf9e3b32004-02-12 00:47:09 +000027
angelo@sysam.it5296cb12015-03-29 22:54:16 +020028#define LDS_BOARD_TEXT \
29 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass0649cd02017-08-03 12:21:49 -060030 env/embedded.o(.text*);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020031
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050032#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050033# define CONFIG_IPADDR 192.162.1.2
34# define CONFIG_NETMASK 255.255.255.0
35# define CONFIG_SERVERIP 192.162.1.1
36# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050037#endif /* CONFIG_MCFFEC */
38
Mario Six5bc05432018-03-28 14:38:20 +020039#define CONFIG_HOSTNAME "M5282EVB"
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050040#define CONFIG_EXTRA_ENV_SETTINGS \
41 "netdev=eth0\0" \
42 "loadaddr=10000\0" \
43 "u-boot=u-boot.bin\0" \
44 "load=tftp ${loadaddr) ${u-boot}\0" \
45 "upd=run load; run prog\0" \
46 "prog=prot off ffe00000 ffe3ffff;" \
47 "era ffe00000 ffe3ffff;" \
48 "cp.b ${loadaddr} ffe00000 ${filesize};"\
49 "save\0" \
50 ""
wdenkbf9e3b32004-02-12 00:47:09 +000051
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_CLK 64000000
wdenkbf9e3b32004-02-12 00:47:09 +000053
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050054/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
55
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
57#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
wdenkbf9e3b32004-02-12 00:47:09 +000058
59/*
60 * Low Level Configuration Settings
61 * (address mappings, register initial values, etc.)
62 * You should know what you are doing if you make changes here.
63 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064#define CONFIG_SYS_MBAR 0x40000000
wdenkbf9e3b32004-02-12 00:47:09 +000065
wdenkbf9e3b32004-02-12 00:47:09 +000066/*-----------------------------------------------------------------------
67 * Definitions for initial stack pointer and data area (in DPRAM)
68 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020070#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
wdenkbf9e3b32004-02-12 00:47:09 +000071
72/*-----------------------------------------------------------------------
73 * Start addresses for the final memory configuration
74 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbf9e3b32004-02-12 00:47:09 +000076 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_SDRAM_BASE 0x00000000
78#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +000079#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_INT_FLASH_BASE 0xf0000000
81#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
wdenkbf9e3b32004-02-12 00:47:09 +000082
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_MONITOR_LEN 0x20000
wdenkbf9e3b32004-02-12 00:47:09 +000084
wdenkbf9e3b32004-02-12 00:47:09 +000085/*
86 * For booting Linux, the board info and command line data
87 * have to be in the first 8 MB of memory, since this is
88 * the maximum mapped by the Linux kernel during initialization ??
89 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenkbf9e3b32004-02-12 00:47:09 +000091
92/*-----------------------------------------------------------------------
93 * FLASH organization
94 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050096
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050099#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000100
101/*-----------------------------------------------------------------------
102 * Cache Configuration
103 */
wdenkbf9e3b32004-02-12 00:47:09 +0000104
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600105#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200106 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600107#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200108 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600109#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
110#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
111 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
112 CF_ACR_EN | CF_ACR_SM_ALL)
113#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
114 CF_CACR_CEIB | CF_CACR_DBWE | \
115 CF_CACR_EUSP)
116
wdenkbf9e3b32004-02-12 00:47:09 +0000117/*-----------------------------------------------------------------------
118 * Memory bank definitions
119 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000120#define CONFIG_SYS_CS0_BASE 0xFFE00000
121#define CONFIG_SYS_CS0_CTRL 0x00001980
122#define CONFIG_SYS_CS0_MASK 0x001F0001
123
wdenkbf9e3b32004-02-12 00:47:09 +0000124/*-----------------------------------------------------------------------
125 * Port configuration
126 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
128#define CONFIG_SYS_PADDR 0x0000000
129#define CONFIG_SYS_PADAT 0x0000000
wdenkbf9e3b32004-02-12 00:47:09 +0000130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
132#define CONFIG_SYS_PBDDR 0x0000000
133#define CONFIG_SYS_PBDAT 0x0000000
wdenk4e5ca3e2003-12-08 01:34:36 +0000134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
136#define CONFIG_SYS_PCDDR 0x0000000
137#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
140#define CONFIG_SYS_PCDDR 0x0000000
141#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500142
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_PEHLPAR 0xC0
144#define CONFIG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
145#define CONFIG_SYS_DDRUA 0x05
146#define CONFIG_SYS_PJPAR 0xFF
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500147
148#endif /* _CONFIG_M5282EVB_H */