blob: a7486230f6ce87ddfd3db7590d7c8bb6864f4c1c [file] [log] [blame]
Marek Vasut6e9a0a32011-11-08 23:18:08 +00001/*
Otavio Salvadorf69077e2013-01-11 03:19:08 +00002 * Freescale i.MX23/i.MX28 common code
Marek Vasut6e9a0a32011-11-08 23:18:08 +00003 *
4 * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5 * on behalf of DENX Software Engineering GmbH
6 *
7 * Based on code from LTIB:
8 * Copyright (C) 2010 Freescale Semiconductor, Inc.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <asm/errno.h>
31#include <asm/io.h>
32#include <asm/arch/clock.h>
Marek Vasut96666a32012-04-08 17:34:46 +000033#include <asm/arch/dma.h>
Marek Vasut6e9a0a32011-11-08 23:18:08 +000034#include <asm/arch/gpio.h>
Marek Vasut6b6440d2011-11-08 23:18:13 +000035#include <asm/arch/iomux.h>
Marek Vasut6e9a0a32011-11-08 23:18:08 +000036#include <asm/arch/imx-regs.h>
37#include <asm/arch/sys_proto.h>
38
Marek Vasut22fe68f2011-11-08 23:18:23 +000039DECLARE_GLOBAL_DATA_PTR;
40
Marek Vasut6e9a0a32011-11-08 23:18:08 +000041/* 1 second delay should be plenty of time for block reset. */
42#define RESET_MAX_TIMEOUT 1000000
43
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +000044#define MXS_BLOCK_SFTRST (1 << 31)
45#define MXS_BLOCK_CLKGATE (1 << 30)
Marek Vasut6e9a0a32011-11-08 23:18:08 +000046
47/* Lowlevel init isn't used on i.MX28, so just have a dummy here */
48inline void lowlevel_init(void) {}
49
50void reset_cpu(ulong ignored) __attribute__((noreturn));
51
52void reset_cpu(ulong ignored)
53{
Otavio Salvador9c471142012-08-05 09:05:31 +000054 struct mxs_rtc_regs *rtc_regs =
55 (struct mxs_rtc_regs *)MXS_RTC_BASE;
56 struct mxs_lcdif_regs *lcdif_regs =
57 (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
Marek Vasut8d4c7592012-05-01 11:09:47 +000058
59 /*
60 * Shut down the LCD controller as it interferes with BootROM boot mode
61 * pads sampling.
62 */
63 writel(LCDIF_CTRL_RUN, &lcdif_regs->hw_lcdif_ctrl_clr);
Marek Vasut6e9a0a32011-11-08 23:18:08 +000064
65 /* Wait 1 uS before doing the actual watchdog reset */
66 writel(1, &rtc_regs->hw_rtc_watchdog);
67 writel(RTC_CTRL_WATCHDOGEN, &rtc_regs->hw_rtc_ctrl_set);
68
69 /* Endless loop, reset will exit from here */
70 for (;;)
71 ;
72}
73
Marek Vasut345cd352012-03-15 18:33:23 +000074void enable_caches(void)
75{
76#ifndef CONFIG_SYS_ICACHE_OFF
77 icache_enable();
78#endif
79#ifndef CONFIG_SYS_DCACHE_OFF
80 dcache_enable();
81#endif
82}
83
fabio.estevam@freescale.coma1233122012-08-22 10:10:11 +000084int mxs_wait_mask_set(struct mxs_register_32 *reg, uint32_t mask, unsigned
85 int timeout)
Marek Vasut6e9a0a32011-11-08 23:18:08 +000086{
87 while (--timeout) {
88 if ((readl(&reg->reg) & mask) == mask)
89 break;
90 udelay(1);
91 }
92
93 return !timeout;
94}
95
fabio.estevam@freescale.coma1233122012-08-22 10:10:11 +000096int mxs_wait_mask_clr(struct mxs_register_32 *reg, uint32_t mask, unsigned
97 int timeout)
Marek Vasut6e9a0a32011-11-08 23:18:08 +000098{
99 while (--timeout) {
100 if ((readl(&reg->reg) & mask) == 0)
101 break;
102 udelay(1);
103 }
104
105 return !timeout;
106}
107
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000108int mxs_reset_block(struct mxs_register_32 *reg)
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000109{
110 /* Clear SFTRST */
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000111 writel(MXS_BLOCK_SFTRST, &reg->reg_clr);
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000112
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000113 if (mxs_wait_mask_clr(reg, MXS_BLOCK_SFTRST, RESET_MAX_TIMEOUT))
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000114 return 1;
115
116 /* Clear CLKGATE */
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000117 writel(MXS_BLOCK_CLKGATE, &reg->reg_clr);
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000118
119 /* Set SFTRST */
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000120 writel(MXS_BLOCK_SFTRST, &reg->reg_set);
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000121
122 /* Wait for CLKGATE being set */
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000123 if (mxs_wait_mask_set(reg, MXS_BLOCK_CLKGATE, RESET_MAX_TIMEOUT))
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000124 return 1;
125
126 /* Clear SFTRST */
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000127 writel(MXS_BLOCK_SFTRST, &reg->reg_clr);
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000128
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000129 if (mxs_wait_mask_clr(reg, MXS_BLOCK_SFTRST, RESET_MAX_TIMEOUT))
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000130 return 1;
131
132 /* Clear CLKGATE */
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000133 writel(MXS_BLOCK_CLKGATE, &reg->reg_clr);
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000134
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000135 if (mxs_wait_mask_clr(reg, MXS_BLOCK_CLKGATE, RESET_MAX_TIMEOUT))
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000136 return 1;
137
138 return 0;
139}
140
Marek Vasut22fe68f2011-11-08 23:18:23 +0000141void mx28_fixup_vt(uint32_t start_addr)
142{
143 uint32_t *vt = (uint32_t *)0x20;
144 int i;
145
146 for (i = 0; i < 8; i++)
147 vt[i] = start_addr + (4 * i);
148}
149
150#ifdef CONFIG_ARCH_MISC_INIT
151int arch_misc_init(void)
152{
153 mx28_fixup_vt(gd->relocaddr);
154 return 0;
155}
156#endif
157
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000158int arch_cpu_init(void)
159{
Otavio Salvador9c471142012-08-05 09:05:31 +0000160 struct mxs_clkctrl_regs *clkctrl_regs =
161 (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
Marek Vasut22fe68f2011-11-08 23:18:23 +0000162 extern uint32_t _start;
163
164 mx28_fixup_vt((uint32_t)&_start);
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000165
166 /*
167 * Enable NAND clock
168 */
169 /* Clear bypass bit */
170 writel(CLKCTRL_CLKSEQ_BYPASS_GPMI,
171 &clkctrl_regs->hw_clkctrl_clkseq_set);
172
173 /* Set GPMI clock to ref_gpmi / 12 */
174 clrsetbits_le32(&clkctrl_regs->hw_clkctrl_gpmi,
175 CLKCTRL_GPMI_CLKGATE | CLKCTRL_GPMI_DIV_MASK, 1);
176
177 udelay(1000);
178
Marek Vasut6b6440d2011-11-08 23:18:13 +0000179 /*
180 * Configure GPIO unit
181 */
182 mxs_gpio_init();
183
Marek Vasut96666a32012-04-08 17:34:46 +0000184#ifdef CONFIG_APBH_DMA
185 /* Start APBH DMA */
186 mxs_dma_init();
187#endif
188
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000189 return 0;
190}
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000191
192#if defined(CONFIG_DISPLAY_CPUINFO)
Otavio Salvadorb0261b12012-07-28 11:43:47 +0000193static const char *get_cpu_type(void)
194{
Otavio Salvador9c471142012-08-05 09:05:31 +0000195 struct mxs_digctl_regs *digctl_regs =
196 (struct mxs_digctl_regs *)MXS_DIGCTL_BASE;
Otavio Salvadorb0261b12012-07-28 11:43:47 +0000197
198 switch (readl(&digctl_regs->hw_digctl_chipid) & HW_DIGCTL_CHIPID_MASK) {
Otavio Salvadorf69077e2013-01-11 03:19:08 +0000199 case HW_DIGCTL_CHIPID_MX23:
200 return "23";
Otavio Salvadorb0261b12012-07-28 11:43:47 +0000201 case HW_DIGCTL_CHIPID_MX28:
202 return "28";
203 default:
204 return "??";
205 }
206}
207
208static const char *get_cpu_rev(void)
209{
Otavio Salvador9c471142012-08-05 09:05:31 +0000210 struct mxs_digctl_regs *digctl_regs =
211 (struct mxs_digctl_regs *)MXS_DIGCTL_BASE;
Otavio Salvadorb0261b12012-07-28 11:43:47 +0000212 uint8_t rev = readl(&digctl_regs->hw_digctl_chipid) & 0x000000FF;
213
214 switch (readl(&digctl_regs->hw_digctl_chipid) & HW_DIGCTL_CHIPID_MASK) {
Otavio Salvadorf69077e2013-01-11 03:19:08 +0000215 case HW_DIGCTL_CHIPID_MX23:
216 switch (rev) {
217 case 0x0:
218 return "1.0";
219 case 0x1:
220 return "1.1";
221 case 0x2:
222 return "1.2";
223 case 0x3:
224 return "1.3";
225 case 0x4:
226 return "1.4";
227 default:
228 return "??";
229 }
Otavio Salvadorb0261b12012-07-28 11:43:47 +0000230 case HW_DIGCTL_CHIPID_MX28:
231 switch (rev) {
232 case 0x1:
233 return "1.2";
234 default:
235 return "??";
236 }
237 default:
238 return "??";
239 }
240}
241
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000242int print_cpuinfo(void)
243{
Otavio Salvador1e0cf5c2012-08-05 09:05:32 +0000244 struct mxs_spl_data *data = (struct mxs_spl_data *)
245 ((CONFIG_SYS_TEXT_BASE - sizeof(struct mxs_spl_data)) & ~0xf);
Marek Vasutf8c4a862012-05-01 11:09:45 +0000246
Otavio Salvadorb0261b12012-07-28 11:43:47 +0000247 printf("CPU: Freescale i.MX%s rev%s at %d MHz\n",
248 get_cpu_type(),
249 get_cpu_rev(),
250 mxc_get_clock(MXC_ARM_CLK) / 1000000);
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000251 printf("BOOT: %s\n", mxs_boot_modes[data->boot_mode_idx].mode);
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000252 return 0;
253}
254#endif
255
256int do_mx28_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char *const argv[])
257{
258 printf("CPU: %3d MHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
259 printf("BUS: %3d MHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000000);
260 printf("EMI: %3d MHz\n", mxc_get_clock(MXC_EMI_CLK));
261 printf("GPMI: %3d MHz\n", mxc_get_clock(MXC_GPMI_CLK) / 1000000);
262 return 0;
263}
264
265/*
266 * Initializes on-chip ethernet controllers.
267 */
Otavio Salvador89ce53f2012-08-19 04:58:29 +0000268#if defined(CONFIG_MX28) && defined(CONFIG_CMD_NET)
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000269int cpu_eth_init(bd_t *bis)
270{
Otavio Salvador9c471142012-08-05 09:05:31 +0000271 struct mxs_clkctrl_regs *clkctrl_regs =
272 (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000273
274 /* Turn on ENET clocks */
275 clrbits_le32(&clkctrl_regs->hw_clkctrl_enet,
276 CLKCTRL_ENET_SLEEP | CLKCTRL_ENET_DISABLE);
277
278 /* Set up ENET PLL for 50 MHz */
279 /* Power on ENET PLL */
280 writel(CLKCTRL_PLL2CTRL0_POWER,
281 &clkctrl_regs->hw_clkctrl_pll2ctrl0_set);
282
283 udelay(10);
284
285 /* Gate on ENET PLL */
286 writel(CLKCTRL_PLL2CTRL0_CLKGATE,
287 &clkctrl_regs->hw_clkctrl_pll2ctrl0_clr);
288
289 /* Enable pad output */
290 setbits_le32(&clkctrl_regs->hw_clkctrl_enet, CLKCTRL_ENET_CLK_OUT_EN);
291
292 return 0;
293}
294#endif
295
Fabio Estevam5cb525f2011-12-20 06:42:29 +0000296static void __mx28_adjust_mac(int dev_id, unsigned char *mac)
297{
298 mac[0] = 0x00;
299 mac[1] = 0x04; /* Use FSL vendor MAC address by default */
300
301 if (dev_id == 1) /* Let MAC1 be MAC0 + 1 by default */
302 mac[5] += 1;
303}
304
305void mx28_adjust_mac(int dev_id, unsigned char *mac)
306 __attribute__((weak, alias("__mx28_adjust_mac")));
307
308#ifdef CONFIG_MX28_FEC_MAC_IN_OCOTP
309
310#define MXS_OCOTP_MAX_TIMEOUT 1000000
311void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
312{
Otavio Salvador9c471142012-08-05 09:05:31 +0000313 struct mxs_ocotp_regs *ocotp_regs =
314 (struct mxs_ocotp_regs *)MXS_OCOTP_BASE;
Fabio Estevam5cb525f2011-12-20 06:42:29 +0000315 uint32_t data;
316
317 memset(mac, 0, 6);
318
319 writel(OCOTP_CTRL_RD_BANK_OPEN, &ocotp_regs->hw_ocotp_ctrl_set);
320
Otavio Salvadorfa7a51c2012-08-13 09:53:12 +0000321 if (mxs_wait_mask_clr(&ocotp_regs->hw_ocotp_ctrl_reg, OCOTP_CTRL_BUSY,
Fabio Estevam5cb525f2011-12-20 06:42:29 +0000322 MXS_OCOTP_MAX_TIMEOUT)) {
323 printf("MXS FEC: Can't get MAC from OCOTP\n");
324 return;
325 }
326
327 data = readl(&ocotp_regs->hw_ocotp_cust0);
328
329 mac[2] = (data >> 24) & 0xff;
330 mac[3] = (data >> 16) & 0xff;
331 mac[4] = (data >> 8) & 0xff;
332 mac[5] = data & 0xff;
333 mx28_adjust_mac(dev_id, mac);
334}
335#else
336void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
337{
338 memset(mac, 0, 6);
339}
340#endif
341
Otavio Salvador72f8ebf2012-08-19 04:58:30 +0000342int mxs_dram_init(void)
Fabio Estevam5bcc6a82011-12-20 05:46:33 +0000343{
Otavio Salvador1e0cf5c2012-08-05 09:05:32 +0000344 struct mxs_spl_data *data = (struct mxs_spl_data *)
345 ((CONFIG_SYS_TEXT_BASE - sizeof(struct mxs_spl_data)) & ~0xf);
Fabio Estevam5bcc6a82011-12-20 05:46:33 +0000346
Marek Vasut0239c2f2012-05-01 11:09:44 +0000347 if (data->mem_dram_size == 0) {
Otavio Salvador72f8ebf2012-08-19 04:58:30 +0000348 printf("MXS:\n"
Marek Vasut0239c2f2012-05-01 11:09:44 +0000349 "Error, the RAM size passed up from SPL is 0!\n");
Fabio Estevam5bcc6a82011-12-20 05:46:33 +0000350 hang();
351 }
352
Marek Vasut0239c2f2012-05-01 11:09:44 +0000353 gd->ram_size = data->mem_dram_size;
Fabio Estevam5bcc6a82011-12-20 05:46:33 +0000354 return 0;
355}
356
Marek Vasut6e9a0a32011-11-08 23:18:08 +0000357U_BOOT_CMD(
358 clocks, CONFIG_SYS_MAXARGS, 1, do_mx28_showclocks,
359 "display clocks",
360 ""
361);