blob: 68151b41f245fdc0e17c5f5d4b1e650d76cd2cd1 [file] [log] [blame]
wdenkf4675562002-10-02 14:20:15 +00001/*
2 * (C) Copyright 2000, 2001, 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC855 1 /* This is a MPC855 CPU */
37#define CONFIG_TQM855L 1 /* ...on a TQM8xxL module */
38
39#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40#undef CONFIG_8xx_CONS_SMC2
41#undef CONFIG_8xx_CONS_NONE
42#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
43#if 0
44#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
45#else
46#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
47#endif
48
49#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
50
51#define CONFIG_BOARD_TYPES 1 /* support board types */
52
53#define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
54
55#undef CONFIG_BOOTARGS
56#define CONFIG_BOOTCOMMAND \
57 "bootp; " \
58 "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
59 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
60 "bootm"
61
62#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
63#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
64
65#undef CONFIG_WATCHDOG /* watchdog disabled */
66
67#define CONFIG_STATUS_LED 1 /* Status LED enabled */
68
69#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
70
71#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
72
73#define CONFIG_MAC_PARTITION
74#define CONFIG_DOS_PARTITION
75
76#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
77
78#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
79 CFG_CMD_DHCP | \
80 CFG_CMD_IDE | \
81 CFG_CMD_DATE )
82
83/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
84#include <cmd_confdefs.h>
85
86/*
87 * Miscellaneous configurable options
88 */
89#define CFG_LONGHELP /* undef to save memory */
90#define CFG_PROMPT "=> " /* Monitor Command Prompt */
91#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
92#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
93#else
94#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
95#endif
96#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
97#define CFG_MAXARGS 16 /* max number of command args */
98#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
99
100#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
101#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
102
103#define CFG_LOAD_ADDR 0x100000 /* default load address */
104
105#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
106
107#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
108
109/*
110 * Low Level Configuration Settings
111 * (address mappings, register initial values, etc.)
112 * You should know what you are doing if you make changes here.
113 */
114/*-----------------------------------------------------------------------
115 * Internal Memory Mapped Register
116 */
117#define CFG_IMMR 0xFFF00000
118
119/*-----------------------------------------------------------------------
120 * Definitions for initial stack pointer and data area (in DPRAM)
121 */
122#define CFG_INIT_RAM_ADDR CFG_IMMR
123#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
124#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
125#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
126#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
127
128/*-----------------------------------------------------------------------
129 * Start addresses for the final memory configuration
130 * (Set up by the startup code)
131 * Please note that CFG_SDRAM_BASE _must_ start at 0
132 */
133#define CFG_SDRAM_BASE 0x00000000
134#define CFG_FLASH_BASE 0x40000000
135#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
136#define CFG_MONITOR_BASE CFG_FLASH_BASE
137#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
138
139/*
140 * For booting Linux, the board info and command line data
141 * have to be in the first 8 MB of memory, since this is
142 * the maximum mapped by the Linux kernel during initialization.
143 */
144#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
145
146/*-----------------------------------------------------------------------
147 * FLASH organization
148 */
149#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
150#define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
151
152#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
153#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
154
155#define CFG_ENV_IS_IN_FLASH 1
156#define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
157#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
158
159/* Address and size of Redundant Environment Sector */
160#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
161#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
162
163/*-----------------------------------------------------------------------
164 * Hardware Information Block
165 */
166#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
167#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
168#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
169
170/*-----------------------------------------------------------------------
171 * Cache Configuration
172 */
173#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
174#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
175#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
176#endif
177
178/*-----------------------------------------------------------------------
179 * SYPCR - System Protection Control 11-9
180 * SYPCR can only be written once after reset!
181 *-----------------------------------------------------------------------
182 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
183 */
184#if defined(CONFIG_WATCHDOG)
185#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
186 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
187#else
188#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
189#endif
190
191/*-----------------------------------------------------------------------
192 * SIUMCR - SIU Module Configuration 11-6
193 *-----------------------------------------------------------------------
194 * PCMCIA config., multi-function pin tri-state
195 */
196#ifndef CONFIG_CAN_DRIVER
197#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
198#else /* we must activate GPL5 in the SIUMCR for CAN */
199#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
200#endif /* CONFIG_CAN_DRIVER */
201
202/*-----------------------------------------------------------------------
203 * TBSCR - Time Base Status and Control 11-26
204 *-----------------------------------------------------------------------
205 * Clear Reference Interrupt Status, Timebase freezing enabled
206 */
207#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
208
209/*-----------------------------------------------------------------------
210 * RTCSC - Real-Time Clock Status and Control Register 11-27
211 *-----------------------------------------------------------------------
212 */
213#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
214
215/*-----------------------------------------------------------------------
216 * PISCR - Periodic Interrupt Status and Control 11-31
217 *-----------------------------------------------------------------------
218 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
219 */
220#define CFG_PISCR (PISCR_PS | PISCR_PITF)
221
222/*-----------------------------------------------------------------------
223 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
224 *-----------------------------------------------------------------------
225 * Reset PLL lock status sticky bit, timer expired status bit and timer
226 * interrupt status bit
227 *
228 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
229 */
230#ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
231#define CFG_PLPRCR \
232 ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
233#else /* up to 50 MHz we use a 1:1 clock */
234#define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
235#endif /* CONFIG_80MHz */
236
237/*-----------------------------------------------------------------------
238 * SCCR - System Clock and reset Control Register 15-27
239 *-----------------------------------------------------------------------
240 * Set clock output, timebase and RTC source and divider,
241 * power management and some other internal clocks
242 */
243#define SCCR_MASK SCCR_EBDF11
244#ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
245#define CFG_SCCR (/* SCCR_TBS | */ \
246 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
247 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
248 SCCR_DFALCD00)
249#else /* up to 50 MHz we use a 1:1 clock */
250#define CFG_SCCR (SCCR_TBS | \
251 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
252 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
253 SCCR_DFALCD00)
254#endif /* CONFIG_80MHz */
255
256/*-----------------------------------------------------------------------
257 * PCMCIA stuff
258 *-----------------------------------------------------------------------
259 *
260 */
261#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
262#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
263#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
264#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
265#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
266#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
267#define CFG_PCMCIA_IO_ADDR (0xEC000000)
268#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
269
270/*-----------------------------------------------------------------------
271 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
272 *-----------------------------------------------------------------------
273 */
274
275#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
276
277#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
278#undef CONFIG_IDE_LED /* LED for ide not supported */
279#undef CONFIG_IDE_RESET /* reset for ide not supported */
280
281#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
282#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
283
284#define CFG_ATA_IDE0_OFFSET 0x0000
285
286#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
287
288/* Offset for data I/O */
289#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
290
291/* Offset for normal register accesses */
292#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
293
294/* Offset for alternate registers */
295#define CFG_ATA_ALT_OFFSET 0x0100
296
297
298/*-----------------------------------------------------------------------
299 *
300 *-----------------------------------------------------------------------
301 *
302 */
303/*#define CFG_DER 0x2002000F*/
304#define CFG_DER 0
305
306/*
307 * Init Memory Controller:
308 *
309 * BR0/1 and OR0/1 (FLASH)
310 */
311
312#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
313#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
314
315/* used to re-map FLASH both when starting from SRAM or FLASH:
316 * restrict access enough to keep SRAM working (if any)
317 * but not too much to meddle with FLASH accesses
318 */
319#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
320#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
321
322/*
323 * FLASH timing:
324 */
325#if defined(CONFIG_80MHz)
326/* 80 MHz CPU - 40 MHz bus: ACS = 00, TRLX = 0, CSNT = 1, SCY = 3, EHTR = 1 */
327#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | 0 | OR_CSNT_SAM | \
328 OR_SCY_3_CLK | OR_EHTR | OR_BI)
329#elif defined(CONFIG_66MHz)
330/* 66 MHz CPU - 66 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 1 */
331#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
332 OR_SCY_3_CLK | OR_EHTR | OR_BI)
333#else /* 50 MHz */
334/* 50 MHz CPU - 50 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 2, EHTR = 1 */
335#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
336 OR_SCY_2_CLK | OR_EHTR | OR_BI)
337#endif /*CONFIG_??MHz */
338
339#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
340#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
341#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
342
343#define CFG_OR1_REMAP CFG_OR0_REMAP
344#define CFG_OR1_PRELIM CFG_OR0_PRELIM
345#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
346
347/*
348 * BR2/3 and OR2/3 (SDRAM)
349 *
350 */
351#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
352#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
353#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
354
355/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
356#define CFG_OR_TIMING_SDRAM 0x00000A00
357
358#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
359#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
360
361#ifndef CONFIG_CAN_DRIVER
362#define CFG_OR3_PRELIM CFG_OR2_PRELIM
363#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
364#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
365#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
366#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
367#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
368#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
369 BR_PS_8 | BR_MS_UPMB | BR_V )
370#endif /* CONFIG_CAN_DRIVER */
371
372/*
373 * Memory Periodic Timer Prescaler
374 *
375 * The Divider for PTA (refresh timer) configuration is based on an
376 * example SDRAM configuration (64 MBit, one bank). The adjustment to
377 * the number of chip selects (NCS) and the actually needed refresh
378 * rate is done by setting MPTPR.
379 *
380 * PTA is calculated from
381 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
382 *
383 * gclk CPU clock (not bus clock!)
384 * Trefresh Refresh cycle * 4 (four word bursts used)
385 *
386 * 4096 Rows from SDRAM example configuration
387 * 1000 factor s -> ms
388 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
389 * 4 Number of refresh cycles per period
390 * 64 Refresh cycle in ms per number of rows
391 * --------------------------------------------
392 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
393 *
394 * 50 MHz => 50.000.000 / Divider = 98
395 * 66 Mhz => 66.000.000 / Divider = 129
396 * 80 Mhz => 80.000.000 / Divider = 156
397 */
398#if defined(CONFIG_80MHz)
399#define CFG_MAMR_PTA 156
400#elif defined(CONFIG_66MHz)
401#define CFG_MAMR_PTA 129
402#else /* 50 MHz */
403#define CFG_MAMR_PTA 98
404#endif /*CONFIG_??MHz */
405
406/*
407 * For 16 MBit, refresh rates could be 31.3 us
408 * (= 64 ms / 2K = 125 / quad bursts).
409 * For a simpler initialization, 15.6 us is used instead.
410 *
411 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
412 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
413 */
414#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
415#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
416
417/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
418#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
419#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
420
421/*
422 * MAMR settings for SDRAM
423 */
424
425/* 8 column SDRAM */
426#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
427 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
428 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
429/* 9 column SDRAM */
430#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
431 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
432 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
433
434
435/*
436 * Internal Definitions
437 *
438 * Boot Flags
439 */
440#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
441#define BOOTFLAG_WARM 0x02 /* Software reboot */
442
443#define CONFIG_SCC1_ENET
444
445#endif /* __CONFIG_H */