blob: ad71f7e5dcb43b46856c8df0266bd56bf682b181 [file] [log] [blame]
Graeme Russc620c012008-12-07 10:28:57 +11001/*
2 * (C) Copyright 2008
3 * Graeme Russ, graeme.russ@gmail.com.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <asm/io.h>
26#include <asm/ic/sc520.h>
Graeme Russ8fd80562010-04-24 00:05:55 +100027#include <net.h>
28#include <netdev.h>
Graeme Russc620c012008-12-07 10:28:57 +110029
30#ifdef CONFIG_HW_WATCHDOG
31#include <watchdog.h>
32#endif
33
34#include "hardware.h"
35
36DECLARE_GLOBAL_DATA_PTR;
37
38#undef SC520_CDP_DEBUG
39
40#ifdef SC520_CDP_DEBUG
41#define PRINTF(fmt,args...) printf (fmt ,##args)
42#else
43#define PRINTF(fmt,args...)
44#endif
45
46unsigned long monitor_flash_len = CONFIG_SYS_MONITOR_LEN;
47
48void init_sc520_enet (void)
49{
50 /* Set CPU Speed to 100MHz */
Graeme Russ64a0a492010-04-24 00:05:37 +100051 writeb(0x01, &sc520_mmcr->cpuctl);
Graeme Russc620c012008-12-07 10:28:57 +110052
53 /* wait at least one millisecond */
54 asm("movl $0x2000,%%ecx\n"
Graeme Russcfb3a732009-08-23 12:59:46 +100055 "0: pushl %%ecx\n"
Graeme Russc620c012008-12-07 10:28:57 +110056 "popl %%ecx\n"
Graeme Russcfb3a732009-08-23 12:59:46 +100057 "loop 0b\n": : : "ecx");
Graeme Russc620c012008-12-07 10:28:57 +110058
59 /* turn on the SDRAM write buffer */
Graeme Russ64a0a492010-04-24 00:05:37 +100060 writeb(0x11, &sc520_mmcr->dbctl);
Graeme Russc620c012008-12-07 10:28:57 +110061
62 /* turn on the cache and disable write through */
63 asm("movl %%cr0, %%eax\n"
64 "andl $0x9fffffff, %%eax\n"
65 "movl %%eax, %%cr0\n" : : : "eax");
66}
67
68/*
69 * Miscellaneous platform dependent initializations
70 */
Graeme Russ1c409bc2009-11-24 20:04:21 +110071int board_early_init_f(void)
Graeme Russc620c012008-12-07 10:28:57 +110072{
73 init_sc520_enet();
74
Graeme Russ64a0a492010-04-24 00:05:37 +100075 writeb(0x01, &sc520_mmcr->gpcsrt); /* GP Chip Select Recovery Time */
76 writeb(0x07, &sc520_mmcr->gpcspw); /* GP Chip Select Pulse Width */
77 writeb(0x00, &sc520_mmcr->gpcsoff); /* GP Chip Select Offset */
78 writeb(0x05, &sc520_mmcr->gprdw); /* GP Read pulse width */
79 writeb(0x01, &sc520_mmcr->gprdoff); /* GP Read offset */
80 writeb(0x05, &sc520_mmcr->gpwrw); /* GP Write pulse width */
81 writeb(0x01, &sc520_mmcr->gpwroff); /* GP Write offset */
Graeme Russc620c012008-12-07 10:28:57 +110082
Graeme Russ64a0a492010-04-24 00:05:37 +100083 writew(0x0630, &sc520_mmcr->piodata15_0); /* PIO15_PIO0 Data */
84 writew(0x2000, &sc520_mmcr->piodata31_16); /* PIO31_PIO16 Data */
85 writew(0x2000, &sc520_mmcr->piodir31_16); /* GPIO Direction */
86 writew(0x87b5, &sc520_mmcr->piodir15_0); /* GPIO Direction */
87 writew(0x0dfe, &sc520_mmcr->piopfs31_16); /* GPIO pin function 31-16 reg */
88 writew(0x200a, &sc520_mmcr->piopfs15_0); /* GPIO pin function 15-0 reg */
89 writeb(0xf8, &sc520_mmcr->cspfs); /* Chip Select Pin Function Select */
Graeme Russc620c012008-12-07 10:28:57 +110090
Graeme Russ64a0a492010-04-24 00:05:37 +100091 writel(0x200713f8, &sc520_mmcr->par[2]); /* Uart A (GPCS0, 0x013f8, 8 Bytes) */
92 writel(0x2c0712f8, &sc520_mmcr->par[3]); /* Uart B (GPCS3, 0x012f8, 8 Bytes) */
93 writel(0x300711f8, &sc520_mmcr->par[4]); /* Uart C (GPCS4, 0x011f8, 8 Bytes) */
94 writel(0x340710f8, &sc520_mmcr->par[5]); /* Uart D (GPCS5, 0x010f8, 8 Bytes) */
95 writel(0xe3ffc000, &sc520_mmcr->par[6]); /* SDRAM (0x00000000, 128MB) */
96 writel(0xaa3fd000, &sc520_mmcr->par[7]); /* StrataFlash (ROMCS1, 0x10000000, 16MB) */
97 writel(0xca3fd100, &sc520_mmcr->par[8]); /* StrataFlash (ROMCS2, 0x11000000, 16MB) */
98 writel(0x4203d900, &sc520_mmcr->par[9]); /* SRAM (GPCS0, 0x19000000, 1MB) */
99 writel(0x4e03d910, &sc520_mmcr->par[10]); /* SRAM (GPCS3, 0x19100000, 1MB) */
100 writel(0x50018100, &sc520_mmcr->par[11]); /* DP-RAM (GPCS4, 0x18100000, 4kB) */
101 writel(0x54020000, &sc520_mmcr->par[12]); /* CFLASH1 (0x200000000, 4kB) */
102 writel(0x5c020001, &sc520_mmcr->par[13]); /* CFLASH2 (0x200010000, 4kB) */
103/* writel(0x8bfff800, &sc520_mmcr->par14); */ /* BOOTCS at 0x18000000 */
104/* writel(0x38201000, &sc520_mmcr->par15); */ /* LEDs etc (GPCS6, 0x1000, 20 Bytes */
Graeme Russc620c012008-12-07 10:28:57 +1100105
106 /* Disable Watchdog */
Graeme Russ64a0a492010-04-24 00:05:37 +1000107 writew(0x3333, &sc520_mmcr->wdtmrctl);
108 writew(0xcccc, &sc520_mmcr->wdtmrctl);
109 writew(0x0000, &sc520_mmcr->wdtmrctl);
Graeme Russc620c012008-12-07 10:28:57 +1100110
111 /* Chip Select Configuration */
Graeme Russ64a0a492010-04-24 00:05:37 +1000112 writew(0x0033, &sc520_mmcr->bootcsctl);
113 writew(0x0615, &sc520_mmcr->romcs1ctl);
114 writew(0x0615, &sc520_mmcr->romcs2ctl);
Graeme Russc620c012008-12-07 10:28:57 +1100115
Graeme Russbf165002010-04-24 00:05:47 +1000116 writeb(0x00, &sc520_mmcr->adddecctl);
Graeme Russ64a0a492010-04-24 00:05:37 +1000117 writeb(0x07, &sc520_mmcr->uart1ctl);
Graeme Russbf165002010-04-24 00:05:47 +1000118 writeb(0x07, &sc520_mmcr->uart2ctl);
Graeme Russ64a0a492010-04-24 00:05:37 +1000119 writeb(0x06, &sc520_mmcr->sysarbctl);
120 writew(0x0003, &sc520_mmcr->sysarbmenb);
Graeme Russc620c012008-12-07 10:28:57 +1100121
Graeme Russ1c409bc2009-11-24 20:04:21 +1100122 return 0;
123}
124
125int board_early_init_r(void)
126{
127 /* CPU Speed to 100MHz */
128 gd->cpu_clk = 100000000;
129
Graeme Russc620c012008-12-07 10:28:57 +1100130 /* Crystal is 33.000MHz */
131 gd->bus_clk = 33000000;
132
133 return 0;
134}
135
136int dram_init(void)
137{
138 init_sc520_dram();
139 return 0;
140}
141
142void show_boot_progress(int val)
143{
144 uchar led_mask;
145
146 led_mask = 0x00;
147
148 if (val < 0)
149 led_mask |= LED_ERR_BITMASK;
150
151 led_mask |= (uchar)(val & 0x001f);
152 outb(led_mask, LED_LATCH_ADDRESS);
153}
154
155
156int last_stage_init(void)
157{
158 int minor;
159 int major;
160
161 major = minor = 0;
162
163 printf("Serck Controls eNET\n");
164
165 return 0;
166}
167
168ulong board_flash_get_legacy (ulong base, int banknum, flash_info_t * info)
169{
170 if (banknum == 0) { /* non-CFI boot flash */
171 info->portwidth = FLASH_CFI_8BIT;
172 info->chipwidth = FLASH_CFI_BY8;
173 info->interface = FLASH_CFI_X8;
174 return 1;
175 } else
176 return 0;
177}
Graeme Russ8fd80562010-04-24 00:05:55 +1000178
179int board_eth_init(bd_t *bis)
180{
181 return pci_eth_init(bis);
182}
Graeme Russ4a4c31a2010-04-24 00:05:56 +1000183
184void setup_pcat_compatibility()
185{
186 /* disable global interrupt mode */
187 writeb(0x40, &sc520_mmcr->picicr);
188
189 /* set all irqs to edge */
190 writeb(0x00, &sc520_mmcr->pic_mode[0]);
191 writeb(0x00, &sc520_mmcr->pic_mode[1]);
192 writeb(0x00, &sc520_mmcr->pic_mode[2]);
193
194 /*
195 * active low polarity on PIC interrupt pins,
196 * active high polarity on all other irq pins
197 */
198 writew(0x0000,&sc520_mmcr->intpinpol);
199
200 /* Set PIT 0 -> IRQ0, RTC -> IRQ8, FP error -> IRQ13 */
201 writeb(SC520_IRQ0, &sc520_mmcr->pit_int_map[0]);
202 writeb(SC520_IRQ8, &sc520_mmcr->rtcmap);
203 writeb(SC520_IRQ13, &sc520_mmcr->ferrmap);
204
205 /* Disable all other interrupt sources */
206 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->gp_tmr_int_map[0]);
207 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->gp_tmr_int_map[1]);
208 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->gp_tmr_int_map[2]);
209 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pit_int_map[1]);
210 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pit_int_map[2]);
211 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pci_int_map[0]); /* disable PCI INT A */
212 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pci_int_map[1]); /* disable PCI INT B */
213 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pci_int_map[2]); /* disable PCI INT C */
214 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->pci_int_map[3]); /* disable PCI INT D */
215 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->dmabcintmap); /* disable DMA INT */
216 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->ssimap);
217 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->wdtmap);
218 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->wpvmap);
219 writeb(SC520_IRQ_DISABLED, &sc520_mmcr->icemap);
220}