blob: 66e52827c35850deff9eb15c57e8e1b7400c9c2b [file] [log] [blame]
wdenkefa329c2004-03-23 20:18:25 +00001/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC5200
33#define CONFIG_MPC5XXX 1 /* This is an MPC5xxx CPU */
34#define CONFIG_PM520 1 /* ... on PM520 board */
35
36#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
37
38#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
39#define BOOTFLAG_WARM 0x02 /* Software reboot */
40
41#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
42#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
43# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
44#endif
45
46/*
47 * Serial console configuration
48 */
49#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
50#define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
51#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
52
53
54#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
55/*
56 * PCI Mapping:
57 * 0x40000000 - 0x4fffffff - PCI Memory
58 * 0x50000000 - 0x50ffffff - PCI IO Space
59 */
60#define CONFIG_PCI 1
61#define CONFIG_PCI_PNP 1
62#define CONFIG_PCI_SCAN_SHOW 1
63
64#define CONFIG_PCI_MEM_BUS 0x40000000
65#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
66#define CONFIG_PCI_MEM_SIZE 0x10000000
67
68#define CONFIG_PCI_IO_BUS 0x50000000
69#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
70#define CONFIG_PCI_IO_SIZE 0x01000000
71
72#define CONFIG_NET_MULTI 1
73#define CONFIG_EEPRO100 1
74#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
75#undef CONFIG_NS8382X
76
77#define ADD_PCI_CMD CFG_CMD_PCI
78
79#else /* MPC5100 */
80
81#define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
82
83#endif
84
85/*
86 * Supported commands
87 */
88#define CONFIG_COMMANDS (CONFIG_CMD_DFL | ADD_PCI_CMD | \
89 CFG_CMD_I2C | CFG_CMD_EEPROM | CFG_CMD_DATE)
90
91/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
92#include <cmd_confdefs.h>
93
94/*
95 * Autobooting
96 */
97#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
98#define CONFIG_BOOTCOMMAND "bootm 100000" /* autoboot command */
99#define CONFIG_BOOTARGS "root=/dev/ram rw"
100
101#if defined(CONFIG_MPC5200)
102/*
103 * IPB Bus clocking configuration.
104 */
105#undef CFG_IPBSPEED_133 /* define for 133MHz speed */
106#endif
107/*
108 * I2C configuration
109 */
110#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
111#define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
112
113#define CFG_I2C_SPEED 100000 /* 100 kHz */
114#define CFG_I2C_SLAVE 0x7F
115
116/*
117 * EEPROM configuration
118 */
119#define CFG_I2C_EEPROM_ADDR 0x58
120#define CFG_I2C_EEPROM_ADDR_LEN 1
121#define CFG_EEPROM_PAGE_WRITE_BITS 4
122#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
123
124/*
125 * RTC configuration
126 */
127#define CONFIG_RTC_PCF8563
128#define CFG_I2C_RTC_ADDR 0x51
129
130/*
131 * Flash configuration
132 */
133#define CFG_FLASH_BASE 0xff800000
134#define CFG_FLASH_SIZE 0x00800000
135#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x740000)
136#define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
137
138#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
139
140#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
141#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
142#define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
143#define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
144#define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
145
146#define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
147
148#undef CONFIG_FLASH_16BIT /* Flash is 32-bit */
149
150
151/*
152 * Environment settings
153 */
154#define CFG_ENV_IS_IN_FLASH 1
155#define CFG_ENV_SIZE 0x10000
156#define CFG_ENV_SECT_SIZE 0x40000
157#define CONFIG_ENV_OVERWRITE 1
158
159/*
160 * Memory map
161 */
162#define CFG_MBAR 0xf0000000
163#define CFG_SDRAM_BASE 0x00000000
164#define CFG_DEFAULT_MBAR 0x80000000
165
166/* Use SRAM until RAM will be available */
167#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
168#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
169
170
171#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
172#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
173#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
174
175#define CFG_MONITOR_BASE TEXT_BASE
176#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
177# define CFG_RAMBOOT 1
178#endif
179
180#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
181#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
182#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
183
184/*
185 * Ethernet configuration
186 */
187#define CONFIG_MPC5XXX_FEC 1
188#define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
189#define CONFIG_PHY_ADDR 0x00
190
191/*
192 * GPIO configuration
193 */
194#define CFG_GPS_PORT_CONFIG 0x10000004
195
196/*
197 * Miscellaneous configurable options
198 */
199#define CFG_LONGHELP /* undef to save memory */
200#define CFG_PROMPT "=> " /* Monitor Command Prompt */
201#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
202#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
203#else
204#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
205#endif
206#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
207#define CFG_MAXARGS 16 /* max number of command args */
208#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
209
210#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
211#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
212
213#define CFG_LOAD_ADDR 0x100000 /* default load address */
214
215#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
216
217/*
218 * Various low-level settings
219 */
220#if defined(CONFIG_MPC5200)
221#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
222#define CFG_HID0_FINAL HID0_ICE
223#else
224#define CFG_HID0_INIT 0
225#define CFG_HID0_FINAL 0
226#endif
227
228#define CFG_BOOTCS_START CFG_FLASH_BASE
229#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
230#define CFG_BOOTCS_CFG 0x0004fb00
231#define CFG_CS0_START CFG_FLASH_BASE
232#define CFG_CS0_SIZE CFG_FLASH_SIZE
233
234#define CFG_CS_BURST 0x00000000
235#define CFG_CS_DEADCYCLE 0x33333333
236
237#define CFG_RESET_ADDRESS 0xff000000
238
239#endif /* __CONFIG_H */